dp8393x.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966
  1. /*
  2. * QEMU NS SONIC DP8393x netcard
  3. *
  4. * Copyright (c) 2008-2009 Herve Poussineau
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "qemu/osdep.h"
  20. #include "hw/irq.h"
  21. #include "hw/qdev-properties.h"
  22. #include "hw/net/dp8393x.h"
  23. #include "hw/sysbus.h"
  24. #include "migration/vmstate.h"
  25. #include "net/net.h"
  26. #include "qapi/error.h"
  27. #include "qemu/module.h"
  28. #include "qemu/timer.h"
  29. #include <zlib.h> /* for crc32 */
  30. #include "qom/object.h"
  31. #include "trace.h"
  32. static const char *reg_names[] = {
  33. "CR", "DCR", "RCR", "TCR", "IMR", "ISR", "UTDA", "CTDA",
  34. "TPS", "TFC", "TSA0", "TSA1", "TFS", "URDA", "CRDA", "CRBA0",
  35. "CRBA1", "RBWC0", "RBWC1", "EOBC", "URRA", "RSA", "REA", "RRP",
  36. "RWP", "TRBA0", "TRBA1", "0x1b", "0x1c", "0x1d", "0x1e", "LLFA",
  37. "TTDA", "CEP", "CAP2", "CAP1", "CAP0", "CE", "CDP", "CDC",
  38. "SR", "WT0", "WT1", "RSC", "CRCT", "FAET", "MPT", "MDT",
  39. "0x30", "0x31", "0x32", "0x33", "0x34", "0x35", "0x36", "0x37",
  40. "0x38", "0x39", "0x3a", "0x3b", "0x3c", "0x3d", "0x3e", "DCR2" };
  41. #define SONIC_CR 0x00
  42. #define SONIC_DCR 0x01
  43. #define SONIC_RCR 0x02
  44. #define SONIC_TCR 0x03
  45. #define SONIC_IMR 0x04
  46. #define SONIC_ISR 0x05
  47. #define SONIC_UTDA 0x06
  48. #define SONIC_CTDA 0x07
  49. #define SONIC_TPS 0x08
  50. #define SONIC_TFC 0x09
  51. #define SONIC_TSA0 0x0a
  52. #define SONIC_TSA1 0x0b
  53. #define SONIC_TFS 0x0c
  54. #define SONIC_URDA 0x0d
  55. #define SONIC_CRDA 0x0e
  56. #define SONIC_CRBA0 0x0f
  57. #define SONIC_CRBA1 0x10
  58. #define SONIC_RBWC0 0x11
  59. #define SONIC_RBWC1 0x12
  60. #define SONIC_EOBC 0x13
  61. #define SONIC_URRA 0x14
  62. #define SONIC_RSA 0x15
  63. #define SONIC_REA 0x16
  64. #define SONIC_RRP 0x17
  65. #define SONIC_RWP 0x18
  66. #define SONIC_TRBA0 0x19
  67. #define SONIC_TRBA1 0x1a
  68. #define SONIC_LLFA 0x1f
  69. #define SONIC_TTDA 0x20
  70. #define SONIC_CEP 0x21
  71. #define SONIC_CAP2 0x22
  72. #define SONIC_CAP1 0x23
  73. #define SONIC_CAP0 0x24
  74. #define SONIC_CE 0x25
  75. #define SONIC_CDP 0x26
  76. #define SONIC_CDC 0x27
  77. #define SONIC_SR 0x28
  78. #define SONIC_WT0 0x29
  79. #define SONIC_WT1 0x2a
  80. #define SONIC_RSC 0x2b
  81. #define SONIC_CRCT 0x2c
  82. #define SONIC_FAET 0x2d
  83. #define SONIC_MPT 0x2e
  84. #define SONIC_MDT 0x2f
  85. #define SONIC_DCR2 0x3f
  86. #define SONIC_CR_HTX 0x0001
  87. #define SONIC_CR_TXP 0x0002
  88. #define SONIC_CR_RXDIS 0x0004
  89. #define SONIC_CR_RXEN 0x0008
  90. #define SONIC_CR_STP 0x0010
  91. #define SONIC_CR_ST 0x0020
  92. #define SONIC_CR_RST 0x0080
  93. #define SONIC_CR_RRRA 0x0100
  94. #define SONIC_CR_LCAM 0x0200
  95. #define SONIC_CR_MASK 0x03bf
  96. #define SONIC_DCR_DW 0x0020
  97. #define SONIC_DCR_LBR 0x2000
  98. #define SONIC_DCR_EXBUS 0x8000
  99. #define SONIC_RCR_PRX 0x0001
  100. #define SONIC_RCR_LBK 0x0002
  101. #define SONIC_RCR_FAER 0x0004
  102. #define SONIC_RCR_CRCR 0x0008
  103. #define SONIC_RCR_CRS 0x0020
  104. #define SONIC_RCR_LPKT 0x0040
  105. #define SONIC_RCR_BC 0x0080
  106. #define SONIC_RCR_MC 0x0100
  107. #define SONIC_RCR_LB0 0x0200
  108. #define SONIC_RCR_LB1 0x0400
  109. #define SONIC_RCR_AMC 0x0800
  110. #define SONIC_RCR_PRO 0x1000
  111. #define SONIC_RCR_BRD 0x2000
  112. #define SONIC_RCR_RNT 0x4000
  113. #define SONIC_TCR_PTX 0x0001
  114. #define SONIC_TCR_BCM 0x0002
  115. #define SONIC_TCR_FU 0x0004
  116. #define SONIC_TCR_EXC 0x0040
  117. #define SONIC_TCR_CRSL 0x0080
  118. #define SONIC_TCR_NCRS 0x0100
  119. #define SONIC_TCR_EXD 0x0400
  120. #define SONIC_TCR_CRCI 0x2000
  121. #define SONIC_TCR_PINT 0x8000
  122. #define SONIC_ISR_RBAE 0x0010
  123. #define SONIC_ISR_RBE 0x0020
  124. #define SONIC_ISR_RDE 0x0040
  125. #define SONIC_ISR_TC 0x0080
  126. #define SONIC_ISR_TXDN 0x0200
  127. #define SONIC_ISR_PKTRX 0x0400
  128. #define SONIC_ISR_PINT 0x0800
  129. #define SONIC_ISR_LCD 0x1000
  130. #define SONIC_DESC_EOL 0x0001
  131. #define SONIC_DESC_ADDR 0xFFFE
  132. /*
  133. * Accessor functions for values which are formed by
  134. * concatenating two 16 bit device registers. By putting these
  135. * in their own functions with a uint32_t return type we avoid the
  136. * pitfall of implicit sign extension where ((x << 16) | y) is a
  137. * signed 32 bit integer that might get sign-extended to a 64 bit integer.
  138. */
  139. static uint32_t dp8393x_cdp(dp8393xState *s)
  140. {
  141. return (s->regs[SONIC_URRA] << 16) | s->regs[SONIC_CDP];
  142. }
  143. static uint32_t dp8393x_crba(dp8393xState *s)
  144. {
  145. return (s->regs[SONIC_CRBA1] << 16) | s->regs[SONIC_CRBA0];
  146. }
  147. static uint32_t dp8393x_crda(dp8393xState *s)
  148. {
  149. return (s->regs[SONIC_URDA] << 16) |
  150. (s->regs[SONIC_CRDA] & SONIC_DESC_ADDR);
  151. }
  152. static uint32_t dp8393x_rbwc(dp8393xState *s)
  153. {
  154. return (s->regs[SONIC_RBWC1] << 16) | s->regs[SONIC_RBWC0];
  155. }
  156. static uint32_t dp8393x_rrp(dp8393xState *s)
  157. {
  158. return (s->regs[SONIC_URRA] << 16) | s->regs[SONIC_RRP];
  159. }
  160. static uint32_t dp8393x_tsa(dp8393xState *s)
  161. {
  162. return (s->regs[SONIC_TSA1] << 16) | s->regs[SONIC_TSA0];
  163. }
  164. static uint32_t dp8393x_ttda(dp8393xState *s)
  165. {
  166. return (s->regs[SONIC_UTDA] << 16) |
  167. (s->regs[SONIC_TTDA] & SONIC_DESC_ADDR);
  168. }
  169. static uint32_t dp8393x_wt(dp8393xState *s)
  170. {
  171. return s->regs[SONIC_WT1] << 16 | s->regs[SONIC_WT0];
  172. }
  173. static uint16_t dp8393x_get(dp8393xState *s, hwaddr addr, int offset)
  174. {
  175. const MemTxAttrs attrs = MEMTXATTRS_UNSPECIFIED;
  176. uint16_t val;
  177. if (s->regs[SONIC_DCR] & SONIC_DCR_DW) {
  178. addr += offset << 2;
  179. if (s->big_endian) {
  180. val = address_space_ldl_be(&s->as, addr, attrs, NULL);
  181. } else {
  182. val = address_space_ldl_le(&s->as, addr, attrs, NULL);
  183. }
  184. } else {
  185. addr += offset << 1;
  186. if (s->big_endian) {
  187. val = address_space_lduw_be(&s->as, addr, attrs, NULL);
  188. } else {
  189. val = address_space_lduw_le(&s->as, addr, attrs, NULL);
  190. }
  191. }
  192. return val;
  193. }
  194. static void dp8393x_put(dp8393xState *s,
  195. hwaddr addr, int offset, uint16_t val)
  196. {
  197. const MemTxAttrs attrs = MEMTXATTRS_UNSPECIFIED;
  198. if (s->regs[SONIC_DCR] & SONIC_DCR_DW) {
  199. addr += offset << 2;
  200. if (s->big_endian) {
  201. address_space_stl_be(&s->as, addr, val, attrs, NULL);
  202. } else {
  203. address_space_stl_le(&s->as, addr, val, attrs, NULL);
  204. }
  205. } else {
  206. addr += offset << 1;
  207. if (s->big_endian) {
  208. address_space_stw_be(&s->as, addr, val, attrs, NULL);
  209. } else {
  210. address_space_stw_le(&s->as, addr, val, attrs, NULL);
  211. }
  212. }
  213. }
  214. static void dp8393x_update_irq(dp8393xState *s)
  215. {
  216. int level = (s->regs[SONIC_IMR] & s->regs[SONIC_ISR]) ? 1 : 0;
  217. if (level != s->irq_level) {
  218. s->irq_level = level;
  219. if (level) {
  220. trace_dp8393x_raise_irq(s->regs[SONIC_ISR]);
  221. } else {
  222. trace_dp8393x_lower_irq();
  223. }
  224. }
  225. qemu_set_irq(s->irq, level);
  226. }
  227. static void dp8393x_do_load_cam(dp8393xState *s)
  228. {
  229. int width, size;
  230. uint16_t index;
  231. width = (s->regs[SONIC_DCR] & SONIC_DCR_DW) ? 2 : 1;
  232. size = sizeof(uint16_t) * 4 * width;
  233. while (s->regs[SONIC_CDC] & 0x1f) {
  234. /* Fill current entry */
  235. index = dp8393x_get(s, dp8393x_cdp(s), 0) & 0xf;
  236. s->cam[index][0] = dp8393x_get(s, dp8393x_cdp(s), 1);
  237. s->cam[index][1] = dp8393x_get(s, dp8393x_cdp(s), 2);
  238. s->cam[index][2] = dp8393x_get(s, dp8393x_cdp(s), 3);
  239. trace_dp8393x_load_cam(index,
  240. s->cam[index][0] >> 8, s->cam[index][0] & 0xff,
  241. s->cam[index][1] >> 8, s->cam[index][1] & 0xff,
  242. s->cam[index][2] >> 8, s->cam[index][2] & 0xff);
  243. /* Move to next entry */
  244. s->regs[SONIC_CDC]--;
  245. s->regs[SONIC_CDP] += size;
  246. }
  247. /* Read CAM enable */
  248. s->regs[SONIC_CE] = dp8393x_get(s, dp8393x_cdp(s), 0);
  249. trace_dp8393x_load_cam_done(s->regs[SONIC_CE]);
  250. /* Done */
  251. s->regs[SONIC_CR] &= ~SONIC_CR_LCAM;
  252. s->regs[SONIC_ISR] |= SONIC_ISR_LCD;
  253. dp8393x_update_irq(s);
  254. }
  255. static void dp8393x_do_read_rra(dp8393xState *s)
  256. {
  257. int width, size;
  258. /* Read memory */
  259. width = (s->regs[SONIC_DCR] & SONIC_DCR_DW) ? 2 : 1;
  260. size = sizeof(uint16_t) * 4 * width;
  261. /* Update SONIC registers */
  262. s->regs[SONIC_CRBA0] = dp8393x_get(s, dp8393x_rrp(s), 0);
  263. s->regs[SONIC_CRBA1] = dp8393x_get(s, dp8393x_rrp(s), 1);
  264. s->regs[SONIC_RBWC0] = dp8393x_get(s, dp8393x_rrp(s), 2);
  265. s->regs[SONIC_RBWC1] = dp8393x_get(s, dp8393x_rrp(s), 3);
  266. trace_dp8393x_read_rra_regs(s->regs[SONIC_CRBA0], s->regs[SONIC_CRBA1],
  267. s->regs[SONIC_RBWC0], s->regs[SONIC_RBWC1]);
  268. /* Go to next entry */
  269. s->regs[SONIC_RRP] += size;
  270. /* Handle wrap */
  271. if (s->regs[SONIC_RRP] == s->regs[SONIC_REA]) {
  272. s->regs[SONIC_RRP] = s->regs[SONIC_RSA];
  273. }
  274. /* Warn the host if CRBA now has the last available resource */
  275. if (s->regs[SONIC_RRP] == s->regs[SONIC_RWP]) {
  276. s->regs[SONIC_ISR] |= SONIC_ISR_RBE;
  277. dp8393x_update_irq(s);
  278. }
  279. /* Allow packet reception */
  280. s->last_rba_is_full = false;
  281. }
  282. static void dp8393x_do_software_reset(dp8393xState *s)
  283. {
  284. timer_del(s->watchdog);
  285. s->regs[SONIC_CR] &= ~(SONIC_CR_LCAM | SONIC_CR_RRRA | SONIC_CR_TXP |
  286. SONIC_CR_HTX);
  287. s->regs[SONIC_CR] |= SONIC_CR_RST | SONIC_CR_RXDIS;
  288. }
  289. static void dp8393x_set_next_tick(dp8393xState *s)
  290. {
  291. uint32_t ticks;
  292. int64_t delay;
  293. if (s->regs[SONIC_CR] & SONIC_CR_STP) {
  294. timer_del(s->watchdog);
  295. return;
  296. }
  297. ticks = dp8393x_wt(s);
  298. s->wt_last_update = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  299. delay = NANOSECONDS_PER_SECOND * ticks / 5000000;
  300. timer_mod(s->watchdog, s->wt_last_update + delay);
  301. }
  302. static void dp8393x_update_wt_regs(dp8393xState *s)
  303. {
  304. int64_t elapsed;
  305. uint32_t val;
  306. if (s->regs[SONIC_CR] & SONIC_CR_STP) {
  307. timer_del(s->watchdog);
  308. return;
  309. }
  310. elapsed = s->wt_last_update - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  311. val = dp8393x_wt(s);
  312. val -= elapsed / 5000000;
  313. s->regs[SONIC_WT1] = (val >> 16) & 0xffff;
  314. s->regs[SONIC_WT0] = (val >> 0) & 0xffff;
  315. dp8393x_set_next_tick(s);
  316. }
  317. static void dp8393x_do_start_timer(dp8393xState *s)
  318. {
  319. s->regs[SONIC_CR] &= ~SONIC_CR_STP;
  320. dp8393x_set_next_tick(s);
  321. }
  322. static void dp8393x_do_stop_timer(dp8393xState *s)
  323. {
  324. s->regs[SONIC_CR] &= ~SONIC_CR_ST;
  325. dp8393x_update_wt_regs(s);
  326. }
  327. static bool dp8393x_can_receive(NetClientState *nc);
  328. static void dp8393x_do_receiver_enable(dp8393xState *s)
  329. {
  330. s->regs[SONIC_CR] &= ~SONIC_CR_RXDIS;
  331. if (dp8393x_can_receive(s->nic->ncs)) {
  332. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  333. }
  334. }
  335. static void dp8393x_do_receiver_disable(dp8393xState *s)
  336. {
  337. s->regs[SONIC_CR] &= ~SONIC_CR_RXEN;
  338. }
  339. static void dp8393x_do_transmit_packets(dp8393xState *s)
  340. {
  341. NetClientState *nc = qemu_get_queue(s->nic);
  342. int tx_len, len;
  343. uint16_t i;
  344. while (1) {
  345. /* Read memory */
  346. s->regs[SONIC_TTDA] = s->regs[SONIC_CTDA];
  347. trace_dp8393x_transmit_packet(dp8393x_ttda(s));
  348. tx_len = 0;
  349. /* Update registers */
  350. s->regs[SONIC_TCR] = dp8393x_get(s, dp8393x_ttda(s), 1) & 0xf000;
  351. s->regs[SONIC_TPS] = dp8393x_get(s, dp8393x_ttda(s), 2);
  352. s->regs[SONIC_TFC] = dp8393x_get(s, dp8393x_ttda(s), 3);
  353. s->regs[SONIC_TSA0] = dp8393x_get(s, dp8393x_ttda(s), 4);
  354. s->regs[SONIC_TSA1] = dp8393x_get(s, dp8393x_ttda(s), 5);
  355. s->regs[SONIC_TFS] = dp8393x_get(s, dp8393x_ttda(s), 6);
  356. /* Handle programmable interrupt */
  357. if (s->regs[SONIC_TCR] & SONIC_TCR_PINT) {
  358. s->regs[SONIC_ISR] |= SONIC_ISR_PINT;
  359. } else {
  360. s->regs[SONIC_ISR] &= ~SONIC_ISR_PINT;
  361. }
  362. for (i = 0; i < s->regs[SONIC_TFC]; ) {
  363. /* Append fragment */
  364. len = s->regs[SONIC_TFS];
  365. if (tx_len + len > sizeof(s->tx_buffer)) {
  366. len = sizeof(s->tx_buffer) - tx_len;
  367. }
  368. address_space_read(&s->as, dp8393x_tsa(s), MEMTXATTRS_UNSPECIFIED,
  369. &s->tx_buffer[tx_len], len);
  370. tx_len += len;
  371. i++;
  372. if (i != s->regs[SONIC_TFC]) {
  373. /* Read next fragment details */
  374. s->regs[SONIC_TSA0] = dp8393x_get(s, dp8393x_ttda(s),
  375. 4 + 3 * i);
  376. s->regs[SONIC_TSA1] = dp8393x_get(s, dp8393x_ttda(s),
  377. 5 + 3 * i);
  378. s->regs[SONIC_TFS] = dp8393x_get(s, dp8393x_ttda(s),
  379. 6 + 3 * i);
  380. }
  381. }
  382. /* Handle Ethernet checksum */
  383. if (!(s->regs[SONIC_TCR] & SONIC_TCR_CRCI)) {
  384. /*
  385. * Don't append FCS there, to look like slirp packets
  386. * which don't have one
  387. */
  388. } else {
  389. /* Remove existing FCS */
  390. tx_len -= 4;
  391. if (tx_len < 0) {
  392. trace_dp8393x_transmit_txlen_error(tx_len);
  393. break;
  394. }
  395. }
  396. if (s->regs[SONIC_RCR] & (SONIC_RCR_LB1 | SONIC_RCR_LB0)) {
  397. /* Loopback */
  398. s->regs[SONIC_TCR] |= SONIC_TCR_CRSL;
  399. if (nc->info->can_receive(nc)) {
  400. s->loopback_packet = 1;
  401. qemu_receive_packet(nc, s->tx_buffer, tx_len);
  402. }
  403. } else {
  404. /* Transmit packet */
  405. qemu_send_packet(nc, s->tx_buffer, tx_len);
  406. }
  407. s->regs[SONIC_TCR] |= SONIC_TCR_PTX;
  408. /* Write status */
  409. dp8393x_put(s, dp8393x_ttda(s), 0, s->regs[SONIC_TCR] & 0x0fff);
  410. if (!(s->regs[SONIC_CR] & SONIC_CR_HTX)) {
  411. /* Read footer of packet */
  412. s->regs[SONIC_CTDA] = dp8393x_get(s, dp8393x_ttda(s),
  413. 4 + 3 * s->regs[SONIC_TFC]);
  414. if (s->regs[SONIC_CTDA] & SONIC_DESC_EOL) {
  415. /* EOL detected */
  416. break;
  417. }
  418. }
  419. }
  420. /* Done */
  421. s->regs[SONIC_CR] &= ~SONIC_CR_TXP;
  422. s->regs[SONIC_ISR] |= SONIC_ISR_TXDN;
  423. dp8393x_update_irq(s);
  424. }
  425. static void dp8393x_do_halt_transmission(dp8393xState *s)
  426. {
  427. /* Nothing to do */
  428. }
  429. static void dp8393x_do_command(dp8393xState *s, uint16_t command)
  430. {
  431. if ((s->regs[SONIC_CR] & SONIC_CR_RST) && !(command & SONIC_CR_RST)) {
  432. s->regs[SONIC_CR] &= ~SONIC_CR_RST;
  433. return;
  434. }
  435. s->regs[SONIC_CR] |= (command & SONIC_CR_MASK);
  436. if (command & SONIC_CR_HTX) {
  437. dp8393x_do_halt_transmission(s);
  438. }
  439. if (command & SONIC_CR_TXP) {
  440. dp8393x_do_transmit_packets(s);
  441. }
  442. if (command & SONIC_CR_RXDIS) {
  443. dp8393x_do_receiver_disable(s);
  444. }
  445. if (command & SONIC_CR_RXEN) {
  446. dp8393x_do_receiver_enable(s);
  447. }
  448. if (command & SONIC_CR_STP) {
  449. dp8393x_do_stop_timer(s);
  450. }
  451. if (command & SONIC_CR_ST) {
  452. dp8393x_do_start_timer(s);
  453. }
  454. if (command & SONIC_CR_RST) {
  455. dp8393x_do_software_reset(s);
  456. }
  457. if (command & SONIC_CR_RRRA) {
  458. dp8393x_do_read_rra(s);
  459. s->regs[SONIC_CR] &= ~SONIC_CR_RRRA;
  460. }
  461. if (command & SONIC_CR_LCAM) {
  462. dp8393x_do_load_cam(s);
  463. }
  464. }
  465. static uint64_t dp8393x_read(void *opaque, hwaddr addr, unsigned int size)
  466. {
  467. dp8393xState *s = opaque;
  468. int reg = addr >> s->it_shift;
  469. uint16_t val = 0;
  470. switch (reg) {
  471. /* Update data before reading it */
  472. case SONIC_WT0:
  473. case SONIC_WT1:
  474. dp8393x_update_wt_regs(s);
  475. val = s->regs[reg];
  476. break;
  477. /* Accept read to some registers only when in reset mode */
  478. case SONIC_CAP2:
  479. case SONIC_CAP1:
  480. case SONIC_CAP0:
  481. if (s->regs[SONIC_CR] & SONIC_CR_RST) {
  482. val = s->cam[s->regs[SONIC_CEP] & 0xf][SONIC_CAP0 - reg];
  483. }
  484. break;
  485. /* All other registers have no special constraints */
  486. default:
  487. val = s->regs[reg];
  488. }
  489. trace_dp8393x_read(reg, reg_names[reg], val, size);
  490. return val;
  491. }
  492. static void dp8393x_write(void *opaque, hwaddr addr, uint64_t val,
  493. unsigned int size)
  494. {
  495. dp8393xState *s = opaque;
  496. int reg = addr >> s->it_shift;
  497. trace_dp8393x_write(reg, reg_names[reg], val, size);
  498. switch (reg) {
  499. /* Command register */
  500. case SONIC_CR:
  501. dp8393x_do_command(s, val);
  502. break;
  503. /* Prevent write to read-only registers */
  504. case SONIC_CAP2:
  505. case SONIC_CAP1:
  506. case SONIC_CAP0:
  507. case SONIC_SR:
  508. case SONIC_MDT:
  509. trace_dp8393x_write_invalid(reg);
  510. break;
  511. /* Accept write to some registers only when in reset mode */
  512. case SONIC_DCR:
  513. if (s->regs[SONIC_CR] & SONIC_CR_RST) {
  514. s->regs[reg] = val & 0xbfff;
  515. } else {
  516. trace_dp8393x_write_invalid_dcr("DCR");
  517. }
  518. break;
  519. case SONIC_DCR2:
  520. if (s->regs[SONIC_CR] & SONIC_CR_RST) {
  521. s->regs[reg] = val & 0xf017;
  522. } else {
  523. trace_dp8393x_write_invalid_dcr("DCR2");
  524. }
  525. break;
  526. /* 12 lower bytes are Read Only */
  527. case SONIC_TCR:
  528. s->regs[reg] = val & 0xf000;
  529. break;
  530. /* 9 lower bytes are Read Only */
  531. case SONIC_RCR:
  532. s->regs[reg] = val & 0xffe0;
  533. break;
  534. /* Ignore most significant bit */
  535. case SONIC_IMR:
  536. s->regs[reg] = val & 0x7fff;
  537. dp8393x_update_irq(s);
  538. break;
  539. /* Clear bits by writing 1 to them */
  540. case SONIC_ISR:
  541. val &= s->regs[reg];
  542. s->regs[reg] &= ~val;
  543. if (val & SONIC_ISR_RBE) {
  544. dp8393x_do_read_rra(s);
  545. }
  546. dp8393x_update_irq(s);
  547. break;
  548. /* The guest is required to store aligned pointers here */
  549. case SONIC_RSA:
  550. case SONIC_REA:
  551. case SONIC_RRP:
  552. case SONIC_RWP:
  553. if (s->regs[SONIC_DCR] & SONIC_DCR_DW) {
  554. s->regs[reg] = val & 0xfffc;
  555. } else {
  556. s->regs[reg] = val & 0xfffe;
  557. }
  558. break;
  559. /* Invert written value for some registers */
  560. case SONIC_CRCT:
  561. case SONIC_FAET:
  562. case SONIC_MPT:
  563. s->regs[reg] = val ^ 0xffff;
  564. break;
  565. /* All other registers have no special contrainst */
  566. default:
  567. s->regs[reg] = val;
  568. }
  569. if (reg == SONIC_WT0 || reg == SONIC_WT1) {
  570. dp8393x_set_next_tick(s);
  571. }
  572. }
  573. /*
  574. * Since .impl.max_access_size is effectively controlled by the it_shift
  575. * property, leave it unspecified for now to allow the memory API to
  576. * correctly zero extend the 16-bit register values to the access size up to and
  577. * including it_shift.
  578. */
  579. static const MemoryRegionOps dp8393x_ops = {
  580. .read = dp8393x_read,
  581. .write = dp8393x_write,
  582. .impl.min_access_size = 2,
  583. .endianness = DEVICE_NATIVE_ENDIAN,
  584. };
  585. static void dp8393x_watchdog(void *opaque)
  586. {
  587. dp8393xState *s = opaque;
  588. if (s->regs[SONIC_CR] & SONIC_CR_STP) {
  589. return;
  590. }
  591. s->regs[SONIC_WT1] = 0xffff;
  592. s->regs[SONIC_WT0] = 0xffff;
  593. dp8393x_set_next_tick(s);
  594. /* Signal underflow */
  595. s->regs[SONIC_ISR] |= SONIC_ISR_TC;
  596. dp8393x_update_irq(s);
  597. }
  598. static bool dp8393x_can_receive(NetClientState *nc)
  599. {
  600. dp8393xState *s = qemu_get_nic_opaque(nc);
  601. return !!(s->regs[SONIC_CR] & SONIC_CR_RXEN);
  602. }
  603. static int dp8393x_receive_filter(dp8393xState *s, const uint8_t * buf,
  604. int size)
  605. {
  606. static const uint8_t bcast[] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  607. int i;
  608. /* Check promiscuous mode */
  609. if ((s->regs[SONIC_RCR] & SONIC_RCR_PRO) && (buf[0] & 1) == 0) {
  610. return 0;
  611. }
  612. /* Check multicast packets */
  613. if ((s->regs[SONIC_RCR] & SONIC_RCR_AMC) && (buf[0] & 1) == 1) {
  614. return SONIC_RCR_MC;
  615. }
  616. /* Check broadcast */
  617. if ((s->regs[SONIC_RCR] & SONIC_RCR_BRD) &&
  618. !memcmp(buf, bcast, sizeof(bcast))) {
  619. return SONIC_RCR_BC;
  620. }
  621. /* Check CAM */
  622. for (i = 0; i < 16; i++) {
  623. if (s->regs[SONIC_CE] & (1 << i)) {
  624. /* Entry enabled */
  625. if (!memcmp(buf, s->cam[i], sizeof(s->cam[i]))) {
  626. return 0;
  627. }
  628. }
  629. }
  630. return -1;
  631. }
  632. static ssize_t dp8393x_receive(NetClientState *nc, const uint8_t * buf,
  633. size_t pkt_size)
  634. {
  635. dp8393xState *s = qemu_get_nic_opaque(nc);
  636. int packet_type;
  637. uint32_t available, address;
  638. int rx_len, padded_len;
  639. uint32_t checksum;
  640. int size;
  641. s->regs[SONIC_RCR] &= ~(SONIC_RCR_PRX | SONIC_RCR_LBK | SONIC_RCR_FAER |
  642. SONIC_RCR_CRCR | SONIC_RCR_LPKT | SONIC_RCR_BC | SONIC_RCR_MC);
  643. if (s->last_rba_is_full) {
  644. return pkt_size;
  645. }
  646. rx_len = pkt_size + sizeof(checksum);
  647. if (s->regs[SONIC_DCR] & SONIC_DCR_DW) {
  648. padded_len = ((rx_len - 1) | 3) + 1;
  649. } else {
  650. padded_len = ((rx_len - 1) | 1) + 1;
  651. }
  652. if (padded_len > dp8393x_rbwc(s) * 2) {
  653. trace_dp8393x_receive_oversize(pkt_size);
  654. s->regs[SONIC_ISR] |= SONIC_ISR_RBAE;
  655. dp8393x_update_irq(s);
  656. s->regs[SONIC_RCR] |= SONIC_RCR_LPKT;
  657. goto done;
  658. }
  659. packet_type = dp8393x_receive_filter(s, buf, pkt_size);
  660. if (packet_type < 0) {
  661. trace_dp8393x_receive_not_netcard();
  662. return -1;
  663. }
  664. /* Check for EOL */
  665. if (s->regs[SONIC_LLFA] & SONIC_DESC_EOL) {
  666. /* Are we still in resource exhaustion? */
  667. s->regs[SONIC_LLFA] = dp8393x_get(s, dp8393x_crda(s), 5);
  668. if (s->regs[SONIC_LLFA] & SONIC_DESC_EOL) {
  669. /* Still EOL ; stop reception */
  670. return -1;
  671. }
  672. /* Link has been updated by host */
  673. /* Clear in_use */
  674. dp8393x_put(s, dp8393x_crda(s), 6, 0x0000);
  675. /* Move to next descriptor */
  676. s->regs[SONIC_CRDA] = s->regs[SONIC_LLFA];
  677. s->regs[SONIC_ISR] |= SONIC_ISR_PKTRX;
  678. }
  679. /* Save current position */
  680. s->regs[SONIC_TRBA1] = s->regs[SONIC_CRBA1];
  681. s->regs[SONIC_TRBA0] = s->regs[SONIC_CRBA0];
  682. /* Calculate the ethernet checksum */
  683. checksum = cpu_to_le32(crc32(0, buf, pkt_size));
  684. /* Put packet into RBA */
  685. trace_dp8393x_receive_packet(dp8393x_crba(s));
  686. address = dp8393x_crba(s);
  687. address_space_write(&s->as, address, MEMTXATTRS_UNSPECIFIED,
  688. buf, pkt_size);
  689. address += pkt_size;
  690. /* Put frame checksum into RBA */
  691. address_space_write(&s->as, address, MEMTXATTRS_UNSPECIFIED,
  692. &checksum, sizeof(checksum));
  693. address += sizeof(checksum);
  694. /* Pad short packets to keep pointers aligned */
  695. if (rx_len < padded_len) {
  696. size = padded_len - rx_len;
  697. address_space_write(&s->as, address, MEMTXATTRS_UNSPECIFIED,
  698. "\xFF\xFF\xFF", size);
  699. address += size;
  700. }
  701. s->regs[SONIC_CRBA1] = address >> 16;
  702. s->regs[SONIC_CRBA0] = address & 0xffff;
  703. available = dp8393x_rbwc(s);
  704. available -= padded_len >> 1;
  705. s->regs[SONIC_RBWC1] = available >> 16;
  706. s->regs[SONIC_RBWC0] = available & 0xffff;
  707. /* Update status */
  708. if (dp8393x_rbwc(s) < s->regs[SONIC_EOBC]) {
  709. s->regs[SONIC_RCR] |= SONIC_RCR_LPKT;
  710. }
  711. s->regs[SONIC_RCR] |= packet_type;
  712. s->regs[SONIC_RCR] |= SONIC_RCR_PRX;
  713. if (s->loopback_packet) {
  714. s->regs[SONIC_RCR] |= SONIC_RCR_LBK;
  715. s->loopback_packet = 0;
  716. }
  717. /* Write status to memory */
  718. trace_dp8393x_receive_write_status(dp8393x_crda(s));
  719. dp8393x_put(s, dp8393x_crda(s), 0, s->regs[SONIC_RCR]); /* status */
  720. dp8393x_put(s, dp8393x_crda(s), 1, rx_len); /* byte count */
  721. dp8393x_put(s, dp8393x_crda(s), 2, s->regs[SONIC_TRBA0]); /* pkt_ptr0 */
  722. dp8393x_put(s, dp8393x_crda(s), 3, s->regs[SONIC_TRBA1]); /* pkt_ptr1 */
  723. dp8393x_put(s, dp8393x_crda(s), 4, s->regs[SONIC_RSC]); /* seq_no */
  724. /* Check link field */
  725. s->regs[SONIC_LLFA] = dp8393x_get(s, dp8393x_crda(s), 5);
  726. if (s->regs[SONIC_LLFA] & SONIC_DESC_EOL) {
  727. /* EOL detected */
  728. s->regs[SONIC_ISR] |= SONIC_ISR_RDE;
  729. } else {
  730. /* Clear in_use */
  731. dp8393x_put(s, dp8393x_crda(s), 6, 0x0000);
  732. /* Move to next descriptor */
  733. s->regs[SONIC_CRDA] = s->regs[SONIC_LLFA];
  734. s->regs[SONIC_ISR] |= SONIC_ISR_PKTRX;
  735. }
  736. dp8393x_update_irq(s);
  737. s->regs[SONIC_RSC] = (s->regs[SONIC_RSC] & 0xff00) |
  738. ((s->regs[SONIC_RSC] + 1) & 0x00ff);
  739. done:
  740. if (s->regs[SONIC_RCR] & SONIC_RCR_LPKT) {
  741. if (s->regs[SONIC_RRP] == s->regs[SONIC_RWP]) {
  742. /* Stop packet reception */
  743. s->last_rba_is_full = true;
  744. } else {
  745. /* Read next resource */
  746. dp8393x_do_read_rra(s);
  747. }
  748. }
  749. return pkt_size;
  750. }
  751. static void dp8393x_reset(DeviceState *dev)
  752. {
  753. dp8393xState *s = DP8393X(dev);
  754. timer_del(s->watchdog);
  755. memset(s->regs, 0, sizeof(s->regs));
  756. s->regs[SONIC_SR] = 0x0004; /* only revision recognized by Linux/mips */
  757. s->regs[SONIC_CR] = SONIC_CR_RST | SONIC_CR_STP | SONIC_CR_RXDIS;
  758. s->regs[SONIC_DCR] &= ~(SONIC_DCR_EXBUS | SONIC_DCR_LBR);
  759. s->regs[SONIC_RCR] &= ~(SONIC_RCR_LB0 | SONIC_RCR_LB1 | SONIC_RCR_BRD |
  760. SONIC_RCR_RNT);
  761. s->regs[SONIC_TCR] |= SONIC_TCR_NCRS | SONIC_TCR_PTX;
  762. s->regs[SONIC_TCR] &= ~SONIC_TCR_BCM;
  763. s->regs[SONIC_IMR] = 0;
  764. s->regs[SONIC_ISR] = 0;
  765. s->regs[SONIC_DCR2] = 0;
  766. s->regs[SONIC_EOBC] = 0x02F8;
  767. s->regs[SONIC_RSC] = 0;
  768. s->regs[SONIC_CE] = 0;
  769. s->regs[SONIC_RSC] = 0;
  770. /* Network cable is connected */
  771. s->regs[SONIC_RCR] |= SONIC_RCR_CRS;
  772. dp8393x_update_irq(s);
  773. }
  774. static NetClientInfo net_dp83932_info = {
  775. .type = NET_CLIENT_DRIVER_NIC,
  776. .size = sizeof(NICState),
  777. .can_receive = dp8393x_can_receive,
  778. .receive = dp8393x_receive,
  779. };
  780. static void dp8393x_instance_init(Object *obj)
  781. {
  782. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  783. dp8393xState *s = DP8393X(obj);
  784. sysbus_init_mmio(sbd, &s->mmio);
  785. sysbus_init_irq(sbd, &s->irq);
  786. }
  787. static void dp8393x_realize(DeviceState *dev, Error **errp)
  788. {
  789. dp8393xState *s = DP8393X(dev);
  790. address_space_init(&s->as, s->dma_mr, "dp8393x");
  791. memory_region_init_io(&s->mmio, OBJECT(dev), &dp8393x_ops, s,
  792. "dp8393x-regs", SONIC_REG_COUNT << s->it_shift);
  793. s->nic = qemu_new_nic(&net_dp83932_info, &s->conf,
  794. object_get_typename(OBJECT(dev)), dev->id,
  795. &dev->mem_reentrancy_guard, s);
  796. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  797. s->watchdog = timer_new_ns(QEMU_CLOCK_VIRTUAL, dp8393x_watchdog, s);
  798. }
  799. static const VMStateDescription vmstate_dp8393x = {
  800. .name = "dp8393x",
  801. .version_id = 1,
  802. .minimum_version_id = 1,
  803. .fields = (const VMStateField []) {
  804. VMSTATE_UINT16_2DARRAY(cam, dp8393xState, 16, 3),
  805. VMSTATE_UINT16_ARRAY(regs, dp8393xState, SONIC_REG_COUNT),
  806. VMSTATE_END_OF_LIST()
  807. }
  808. };
  809. static const Property dp8393x_properties[] = {
  810. DEFINE_NIC_PROPERTIES(dp8393xState, conf),
  811. DEFINE_PROP_LINK("dma_mr", dp8393xState, dma_mr,
  812. TYPE_MEMORY_REGION, MemoryRegion *),
  813. DEFINE_PROP_UINT8("it_shift", dp8393xState, it_shift, 0),
  814. DEFINE_PROP_BOOL("big_endian", dp8393xState, big_endian, false),
  815. };
  816. static void dp8393x_class_init(ObjectClass *klass, void *data)
  817. {
  818. DeviceClass *dc = DEVICE_CLASS(klass);
  819. set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
  820. dc->realize = dp8393x_realize;
  821. device_class_set_legacy_reset(dc, dp8393x_reset);
  822. dc->vmsd = &vmstate_dp8393x;
  823. device_class_set_props(dc, dp8393x_properties);
  824. }
  825. static const TypeInfo dp8393x_info = {
  826. .name = TYPE_DP8393X,
  827. .parent = TYPE_SYS_BUS_DEVICE,
  828. .instance_size = sizeof(dp8393xState),
  829. .instance_init = dp8393x_instance_init,
  830. .class_init = dp8393x_class_init,
  831. };
  832. static void dp8393x_register_types(void)
  833. {
  834. type_register_static(&dp8393x_info);
  835. }
  836. type_init(dp8393x_register_types)