xlnx-versal-crl.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. /*
  2. * QEMU model of the Clock-Reset-LPD (CRL).
  3. *
  4. * Copyright (c) 2022 Advanced Micro Devices, Inc.
  5. * SPDX-License-Identifier: GPL-2.0-or-later
  6. *
  7. * Written by Edgar E. Iglesias <edgar.iglesias@amd.com>
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qapi/error.h"
  11. #include "qemu/log.h"
  12. #include "qemu/bitops.h"
  13. #include "migration/vmstate.h"
  14. #include "hw/qdev-properties.h"
  15. #include "hw/sysbus.h"
  16. #include "hw/irq.h"
  17. #include "hw/register.h"
  18. #include "hw/resettable.h"
  19. #include "target/arm/arm-powerctl.h"
  20. #include "target/arm/multiprocessing.h"
  21. #include "hw/misc/xlnx-versal-crl.h"
  22. #ifndef XLNX_VERSAL_CRL_ERR_DEBUG
  23. #define XLNX_VERSAL_CRL_ERR_DEBUG 0
  24. #endif
  25. static void crl_update_irq(XlnxVersalCRL *s)
  26. {
  27. bool pending = s->regs[R_IR_STATUS] & ~s->regs[R_IR_MASK];
  28. qemu_set_irq(s->irq, pending);
  29. }
  30. static void crl_status_postw(RegisterInfo *reg, uint64_t val64)
  31. {
  32. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  33. crl_update_irq(s);
  34. }
  35. static uint64_t crl_enable_prew(RegisterInfo *reg, uint64_t val64)
  36. {
  37. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  38. uint32_t val = val64;
  39. s->regs[R_IR_MASK] &= ~val;
  40. crl_update_irq(s);
  41. return 0;
  42. }
  43. static uint64_t crl_disable_prew(RegisterInfo *reg, uint64_t val64)
  44. {
  45. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  46. uint32_t val = val64;
  47. s->regs[R_IR_MASK] |= val;
  48. crl_update_irq(s);
  49. return 0;
  50. }
  51. static void crl_reset_dev(XlnxVersalCRL *s, DeviceState *dev,
  52. bool rst_old, bool rst_new)
  53. {
  54. device_cold_reset(dev);
  55. }
  56. static void crl_reset_cpu(XlnxVersalCRL *s, ARMCPU *armcpu,
  57. bool rst_old, bool rst_new)
  58. {
  59. if (rst_new) {
  60. arm_set_cpu_off(arm_cpu_mp_affinity(armcpu));
  61. } else {
  62. arm_set_cpu_on_and_reset(arm_cpu_mp_affinity(armcpu));
  63. }
  64. }
  65. #define REGFIELD_RESET(type, s, reg, f, new_val, dev) { \
  66. bool old_f = ARRAY_FIELD_EX32((s)->regs, reg, f); \
  67. bool new_f = FIELD_EX32(new_val, reg, f); \
  68. \
  69. /* Detect edges. */ \
  70. if (dev && old_f != new_f) { \
  71. crl_reset_ ## type(s, dev, old_f, new_f); \
  72. } \
  73. }
  74. static uint64_t crl_rst_r5_prew(RegisterInfo *reg, uint64_t val64)
  75. {
  76. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  77. REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU0, val64, s->cfg.cpu_r5[0]);
  78. REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU1, val64, s->cfg.cpu_r5[1]);
  79. return val64;
  80. }
  81. static uint64_t crl_rst_adma_prew(RegisterInfo *reg, uint64_t val64)
  82. {
  83. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  84. int i;
  85. /* A single register fans out to all ADMA reset inputs. */
  86. for (i = 0; i < ARRAY_SIZE(s->cfg.adma); i++) {
  87. REGFIELD_RESET(dev, s, RST_ADMA, RESET, val64, s->cfg.adma[i]);
  88. }
  89. return val64;
  90. }
  91. static uint64_t crl_rst_uart0_prew(RegisterInfo *reg, uint64_t val64)
  92. {
  93. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  94. REGFIELD_RESET(dev, s, RST_UART0, RESET, val64, s->cfg.uart[0]);
  95. return val64;
  96. }
  97. static uint64_t crl_rst_uart1_prew(RegisterInfo *reg, uint64_t val64)
  98. {
  99. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  100. REGFIELD_RESET(dev, s, RST_UART1, RESET, val64, s->cfg.uart[1]);
  101. return val64;
  102. }
  103. static uint64_t crl_rst_gem0_prew(RegisterInfo *reg, uint64_t val64)
  104. {
  105. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  106. REGFIELD_RESET(dev, s, RST_GEM0, RESET, val64, s->cfg.gem[0]);
  107. return val64;
  108. }
  109. static uint64_t crl_rst_gem1_prew(RegisterInfo *reg, uint64_t val64)
  110. {
  111. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  112. REGFIELD_RESET(dev, s, RST_GEM1, RESET, val64, s->cfg.gem[1]);
  113. return val64;
  114. }
  115. static uint64_t crl_rst_usb_prew(RegisterInfo *reg, uint64_t val64)
  116. {
  117. XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
  118. REGFIELD_RESET(dev, s, RST_USB0, RESET, val64, s->cfg.usb);
  119. return val64;
  120. }
  121. static const RegisterAccessInfo crl_regs_info[] = {
  122. { .name = "ERR_CTRL", .addr = A_ERR_CTRL,
  123. },{ .name = "IR_STATUS", .addr = A_IR_STATUS,
  124. .w1c = 0x1,
  125. .post_write = crl_status_postw,
  126. },{ .name = "IR_MASK", .addr = A_IR_MASK,
  127. .reset = 0x1,
  128. .ro = 0x1,
  129. },{ .name = "IR_ENABLE", .addr = A_IR_ENABLE,
  130. .pre_write = crl_enable_prew,
  131. },{ .name = "IR_DISABLE", .addr = A_IR_DISABLE,
  132. .pre_write = crl_disable_prew,
  133. },{ .name = "WPROT", .addr = A_WPROT,
  134. },{ .name = "PLL_CLK_OTHER_DMN", .addr = A_PLL_CLK_OTHER_DMN,
  135. .reset = 0x1,
  136. .rsvd = 0xe,
  137. },{ .name = "RPLL_CTRL", .addr = A_RPLL_CTRL,
  138. .reset = 0x24809,
  139. .rsvd = 0xf88c00f6,
  140. },{ .name = "RPLL_CFG", .addr = A_RPLL_CFG,
  141. .reset = 0x2000000,
  142. .rsvd = 0x1801210,
  143. },{ .name = "RPLL_FRAC_CFG", .addr = A_RPLL_FRAC_CFG,
  144. .rsvd = 0x7e330000,
  145. },{ .name = "PLL_STATUS", .addr = A_PLL_STATUS,
  146. .reset = R_PLL_STATUS_RPLL_STABLE_MASK |
  147. R_PLL_STATUS_RPLL_LOCK_MASK,
  148. .rsvd = 0xfa,
  149. .ro = 0x5,
  150. },{ .name = "RPLL_TO_XPD_CTRL", .addr = A_RPLL_TO_XPD_CTRL,
  151. .reset = 0x2000100,
  152. .rsvd = 0xfdfc00ff,
  153. },{ .name = "LPD_TOP_SWITCH_CTRL", .addr = A_LPD_TOP_SWITCH_CTRL,
  154. .reset = 0x6000300,
  155. .rsvd = 0xf9fc00f8,
  156. },{ .name = "LPD_LSBUS_CTRL", .addr = A_LPD_LSBUS_CTRL,
  157. .reset = 0x2000800,
  158. .rsvd = 0xfdfc00f8,
  159. },{ .name = "CPU_R5_CTRL", .addr = A_CPU_R5_CTRL,
  160. .reset = 0xe000300,
  161. .rsvd = 0xe1fc00f8,
  162. },{ .name = "IOU_SWITCH_CTRL", .addr = A_IOU_SWITCH_CTRL,
  163. .reset = 0x2000500,
  164. .rsvd = 0xfdfc00f8,
  165. },{ .name = "GEM0_REF_CTRL", .addr = A_GEM0_REF_CTRL,
  166. .reset = 0xe000a00,
  167. .rsvd = 0xf1fc00f8,
  168. },{ .name = "GEM1_REF_CTRL", .addr = A_GEM1_REF_CTRL,
  169. .reset = 0xe000a00,
  170. .rsvd = 0xf1fc00f8,
  171. },{ .name = "GEM_TSU_REF_CTRL", .addr = A_GEM_TSU_REF_CTRL,
  172. .reset = 0x300,
  173. .rsvd = 0xfdfc00f8,
  174. },{ .name = "USB0_BUS_REF_CTRL", .addr = A_USB0_BUS_REF_CTRL,
  175. .reset = 0x2001900,
  176. .rsvd = 0xfdfc00f8,
  177. },{ .name = "UART0_REF_CTRL", .addr = A_UART0_REF_CTRL,
  178. .reset = 0xc00,
  179. .rsvd = 0xfdfc00f8,
  180. },{ .name = "UART1_REF_CTRL", .addr = A_UART1_REF_CTRL,
  181. .reset = 0xc00,
  182. .rsvd = 0xfdfc00f8,
  183. },{ .name = "SPI0_REF_CTRL", .addr = A_SPI0_REF_CTRL,
  184. .reset = 0x600,
  185. .rsvd = 0xfdfc00f8,
  186. },{ .name = "SPI1_REF_CTRL", .addr = A_SPI1_REF_CTRL,
  187. .reset = 0x600,
  188. .rsvd = 0xfdfc00f8,
  189. },{ .name = "CAN0_REF_CTRL", .addr = A_CAN0_REF_CTRL,
  190. .reset = 0xc00,
  191. .rsvd = 0xfdfc00f8,
  192. },{ .name = "CAN1_REF_CTRL", .addr = A_CAN1_REF_CTRL,
  193. .reset = 0xc00,
  194. .rsvd = 0xfdfc00f8,
  195. },{ .name = "I2C0_REF_CTRL", .addr = A_I2C0_REF_CTRL,
  196. .reset = 0xc00,
  197. .rsvd = 0xfdfc00f8,
  198. },{ .name = "I2C1_REF_CTRL", .addr = A_I2C1_REF_CTRL,
  199. .reset = 0xc00,
  200. .rsvd = 0xfdfc00f8,
  201. },{ .name = "DBG_LPD_CTRL", .addr = A_DBG_LPD_CTRL,
  202. .reset = 0x300,
  203. .rsvd = 0xfdfc00f8,
  204. },{ .name = "TIMESTAMP_REF_CTRL", .addr = A_TIMESTAMP_REF_CTRL,
  205. .reset = 0x2000c00,
  206. .rsvd = 0xfdfc00f8,
  207. },{ .name = "CRL_SAFETY_CHK", .addr = A_CRL_SAFETY_CHK,
  208. },{ .name = "PSM_REF_CTRL", .addr = A_PSM_REF_CTRL,
  209. .reset = 0xf04,
  210. .rsvd = 0xfffc00f8,
  211. },{ .name = "DBG_TSTMP_CTRL", .addr = A_DBG_TSTMP_CTRL,
  212. .reset = 0x300,
  213. .rsvd = 0xfdfc00f8,
  214. },{ .name = "CPM_TOPSW_REF_CTRL", .addr = A_CPM_TOPSW_REF_CTRL,
  215. .reset = 0x300,
  216. .rsvd = 0xfdfc00f8,
  217. },{ .name = "USB3_DUAL_REF_CTRL", .addr = A_USB3_DUAL_REF_CTRL,
  218. .reset = 0x3c00,
  219. .rsvd = 0xfdfc00f8,
  220. },{ .name = "RST_CPU_R5", .addr = A_RST_CPU_R5,
  221. .reset = 0x17,
  222. .rsvd = 0x8,
  223. .pre_write = crl_rst_r5_prew,
  224. },{ .name = "RST_ADMA", .addr = A_RST_ADMA,
  225. .reset = 0x1,
  226. .pre_write = crl_rst_adma_prew,
  227. },{ .name = "RST_GEM0", .addr = A_RST_GEM0,
  228. .reset = 0x1,
  229. .pre_write = crl_rst_gem0_prew,
  230. },{ .name = "RST_GEM1", .addr = A_RST_GEM1,
  231. .reset = 0x1,
  232. .pre_write = crl_rst_gem1_prew,
  233. },{ .name = "RST_SPARE", .addr = A_RST_SPARE,
  234. .reset = 0x1,
  235. },{ .name = "RST_USB0", .addr = A_RST_USB0,
  236. .reset = 0x1,
  237. .pre_write = crl_rst_usb_prew,
  238. },{ .name = "RST_UART0", .addr = A_RST_UART0,
  239. .reset = 0x1,
  240. .pre_write = crl_rst_uart0_prew,
  241. },{ .name = "RST_UART1", .addr = A_RST_UART1,
  242. .reset = 0x1,
  243. .pre_write = crl_rst_uart1_prew,
  244. },{ .name = "RST_SPI0", .addr = A_RST_SPI0,
  245. .reset = 0x1,
  246. },{ .name = "RST_SPI1", .addr = A_RST_SPI1,
  247. .reset = 0x1,
  248. },{ .name = "RST_CAN0", .addr = A_RST_CAN0,
  249. .reset = 0x1,
  250. },{ .name = "RST_CAN1", .addr = A_RST_CAN1,
  251. .reset = 0x1,
  252. },{ .name = "RST_I2C0", .addr = A_RST_I2C0,
  253. .reset = 0x1,
  254. },{ .name = "RST_I2C1", .addr = A_RST_I2C1,
  255. .reset = 0x1,
  256. },{ .name = "RST_DBG_LPD", .addr = A_RST_DBG_LPD,
  257. .reset = 0x33,
  258. .rsvd = 0xcc,
  259. },{ .name = "RST_GPIO", .addr = A_RST_GPIO,
  260. .reset = 0x1,
  261. },{ .name = "RST_TTC", .addr = A_RST_TTC,
  262. .reset = 0xf,
  263. },{ .name = "RST_TIMESTAMP", .addr = A_RST_TIMESTAMP,
  264. .reset = 0x1,
  265. },{ .name = "RST_SWDT", .addr = A_RST_SWDT,
  266. .reset = 0x1,
  267. },{ .name = "RST_OCM", .addr = A_RST_OCM,
  268. },{ .name = "RST_IPI", .addr = A_RST_IPI,
  269. },{ .name = "RST_FPD", .addr = A_RST_FPD,
  270. .reset = 0x3,
  271. },{ .name = "PSM_RST_MODE", .addr = A_PSM_RST_MODE,
  272. .reset = 0x1,
  273. .rsvd = 0xf8,
  274. }
  275. };
  276. static void crl_reset_enter(Object *obj, ResetType type)
  277. {
  278. XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj);
  279. unsigned int i;
  280. for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) {
  281. register_reset(&s->regs_info[i]);
  282. }
  283. }
  284. static void crl_reset_hold(Object *obj, ResetType type)
  285. {
  286. XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj);
  287. crl_update_irq(s);
  288. }
  289. static const MemoryRegionOps crl_ops = {
  290. .read = register_read_memory,
  291. .write = register_write_memory,
  292. .endianness = DEVICE_LITTLE_ENDIAN,
  293. .valid = {
  294. .min_access_size = 4,
  295. .max_access_size = 4,
  296. },
  297. };
  298. static void crl_init(Object *obj)
  299. {
  300. XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj);
  301. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  302. int i;
  303. s->reg_array =
  304. register_init_block32(DEVICE(obj), crl_regs_info,
  305. ARRAY_SIZE(crl_regs_info),
  306. s->regs_info, s->regs,
  307. &crl_ops,
  308. XLNX_VERSAL_CRL_ERR_DEBUG,
  309. CRL_R_MAX * 4);
  310. sysbus_init_mmio(sbd, &s->reg_array->mem);
  311. sysbus_init_irq(sbd, &s->irq);
  312. for (i = 0; i < ARRAY_SIZE(s->cfg.cpu_r5); ++i) {
  313. object_property_add_link(obj, "cpu_r5[*]", TYPE_ARM_CPU,
  314. (Object **)&s->cfg.cpu_r5[i],
  315. qdev_prop_allow_set_link_before_realize,
  316. OBJ_PROP_LINK_STRONG);
  317. }
  318. for (i = 0; i < ARRAY_SIZE(s->cfg.adma); ++i) {
  319. object_property_add_link(obj, "adma[*]", TYPE_DEVICE,
  320. (Object **)&s->cfg.adma[i],
  321. qdev_prop_allow_set_link_before_realize,
  322. OBJ_PROP_LINK_STRONG);
  323. }
  324. for (i = 0; i < ARRAY_SIZE(s->cfg.uart); ++i) {
  325. object_property_add_link(obj, "uart[*]", TYPE_DEVICE,
  326. (Object **)&s->cfg.uart[i],
  327. qdev_prop_allow_set_link_before_realize,
  328. OBJ_PROP_LINK_STRONG);
  329. }
  330. for (i = 0; i < ARRAY_SIZE(s->cfg.gem); ++i) {
  331. object_property_add_link(obj, "gem[*]", TYPE_DEVICE,
  332. (Object **)&s->cfg.gem[i],
  333. qdev_prop_allow_set_link_before_realize,
  334. OBJ_PROP_LINK_STRONG);
  335. }
  336. object_property_add_link(obj, "usb", TYPE_DEVICE,
  337. (Object **)&s->cfg.gem[i],
  338. qdev_prop_allow_set_link_before_realize,
  339. OBJ_PROP_LINK_STRONG);
  340. }
  341. static void crl_finalize(Object *obj)
  342. {
  343. XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj);
  344. register_finalize_block(s->reg_array);
  345. }
  346. static const VMStateDescription vmstate_crl = {
  347. .name = TYPE_XLNX_VERSAL_CRL,
  348. .version_id = 1,
  349. .minimum_version_id = 1,
  350. .fields = (const VMStateField[]) {
  351. VMSTATE_UINT32_ARRAY(regs, XlnxVersalCRL, CRL_R_MAX),
  352. VMSTATE_END_OF_LIST(),
  353. }
  354. };
  355. static void crl_class_init(ObjectClass *klass, void *data)
  356. {
  357. ResettableClass *rc = RESETTABLE_CLASS(klass);
  358. DeviceClass *dc = DEVICE_CLASS(klass);
  359. dc->vmsd = &vmstate_crl;
  360. rc->phases.enter = crl_reset_enter;
  361. rc->phases.hold = crl_reset_hold;
  362. }
  363. static const TypeInfo crl_info = {
  364. .name = TYPE_XLNX_VERSAL_CRL,
  365. .parent = TYPE_SYS_BUS_DEVICE,
  366. .instance_size = sizeof(XlnxVersalCRL),
  367. .class_init = crl_class_init,
  368. .instance_init = crl_init,
  369. .instance_finalize = crl_finalize,
  370. };
  371. static void crl_register_types(void)
  372. {
  373. type_register_static(&crl_info);
  374. }
  375. type_init(crl_register_types)