stm32f4xx_exti.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * STM32F4XX EXTI
  3. *
  4. * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qemu/log.h"
  26. #include "trace.h"
  27. #include "hw/irq.h"
  28. #include "migration/vmstate.h"
  29. #include "hw/misc/stm32f4xx_exti.h"
  30. static void stm32f4xx_exti_reset(DeviceState *dev)
  31. {
  32. STM32F4xxExtiState *s = STM32F4XX_EXTI(dev);
  33. s->exti_imr = 0x00000000;
  34. s->exti_emr = 0x00000000;
  35. s->exti_rtsr = 0x00000000;
  36. s->exti_ftsr = 0x00000000;
  37. s->exti_swier = 0x00000000;
  38. s->exti_pr = 0x00000000;
  39. }
  40. static void stm32f4xx_exti_set_irq(void *opaque, int irq, int level)
  41. {
  42. STM32F4xxExtiState *s = opaque;
  43. trace_stm32f4xx_exti_set_irq(irq, level);
  44. if (((1 << irq) & s->exti_rtsr) && level) {
  45. /* Rising Edge */
  46. s->exti_pr |= 1 << irq;
  47. }
  48. if (((1 << irq) & s->exti_ftsr) && !level) {
  49. /* Falling Edge */
  50. s->exti_pr |= 1 << irq;
  51. }
  52. if (!((1 << irq) & s->exti_imr)) {
  53. /* Interrupt is masked */
  54. return;
  55. }
  56. qemu_irq_pulse(s->irq[irq]);
  57. }
  58. static uint64_t stm32f4xx_exti_read(void *opaque, hwaddr addr,
  59. unsigned int size)
  60. {
  61. STM32F4xxExtiState *s = opaque;
  62. trace_stm32f4xx_exti_read(addr);
  63. switch (addr) {
  64. case EXTI_IMR:
  65. return s->exti_imr;
  66. case EXTI_EMR:
  67. return s->exti_emr;
  68. case EXTI_RTSR:
  69. return s->exti_rtsr;
  70. case EXTI_FTSR:
  71. return s->exti_ftsr;
  72. case EXTI_SWIER:
  73. return s->exti_swier;
  74. case EXTI_PR:
  75. return s->exti_pr;
  76. default:
  77. qemu_log_mask(LOG_GUEST_ERROR,
  78. "STM32F4XX_exti_read: Bad offset %x\n", (int)addr);
  79. return 0;
  80. }
  81. return 0;
  82. }
  83. static void stm32f4xx_exti_write(void *opaque, hwaddr addr,
  84. uint64_t val64, unsigned int size)
  85. {
  86. STM32F4xxExtiState *s = opaque;
  87. uint32_t value = (uint32_t) val64;
  88. trace_stm32f4xx_exti_write(addr, value);
  89. switch (addr) {
  90. case EXTI_IMR:
  91. s->exti_imr = value;
  92. return;
  93. case EXTI_EMR:
  94. s->exti_emr = value;
  95. return;
  96. case EXTI_RTSR:
  97. s->exti_rtsr = value;
  98. return;
  99. case EXTI_FTSR:
  100. s->exti_ftsr = value;
  101. return;
  102. case EXTI_SWIER:
  103. s->exti_swier = value;
  104. return;
  105. case EXTI_PR:
  106. /* This bit is cleared by writing a 1 to it */
  107. s->exti_pr &= ~value;
  108. return;
  109. default:
  110. qemu_log_mask(LOG_GUEST_ERROR,
  111. "STM32F4XX_exti_write: Bad offset %x\n", (int)addr);
  112. }
  113. }
  114. static const MemoryRegionOps stm32f4xx_exti_ops = {
  115. .read = stm32f4xx_exti_read,
  116. .write = stm32f4xx_exti_write,
  117. .endianness = DEVICE_NATIVE_ENDIAN,
  118. };
  119. static void stm32f4xx_exti_init(Object *obj)
  120. {
  121. STM32F4xxExtiState *s = STM32F4XX_EXTI(obj);
  122. int i;
  123. for (i = 0; i < NUM_INTERRUPT_OUT_LINES; i++) {
  124. sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq[i]);
  125. }
  126. memory_region_init_io(&s->mmio, obj, &stm32f4xx_exti_ops, s,
  127. TYPE_STM32F4XX_EXTI, 0x400);
  128. sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
  129. qdev_init_gpio_in(DEVICE(obj), stm32f4xx_exti_set_irq,
  130. NUM_GPIO_EVENT_IN_LINES);
  131. }
  132. static const VMStateDescription vmstate_stm32f4xx_exti = {
  133. .name = TYPE_STM32F4XX_EXTI,
  134. .version_id = 1,
  135. .minimum_version_id = 1,
  136. .fields = (const VMStateField[]) {
  137. VMSTATE_UINT32(exti_imr, STM32F4xxExtiState),
  138. VMSTATE_UINT32(exti_emr, STM32F4xxExtiState),
  139. VMSTATE_UINT32(exti_rtsr, STM32F4xxExtiState),
  140. VMSTATE_UINT32(exti_ftsr, STM32F4xxExtiState),
  141. VMSTATE_UINT32(exti_swier, STM32F4xxExtiState),
  142. VMSTATE_UINT32(exti_pr, STM32F4xxExtiState),
  143. VMSTATE_END_OF_LIST()
  144. }
  145. };
  146. static void stm32f4xx_exti_class_init(ObjectClass *klass, void *data)
  147. {
  148. DeviceClass *dc = DEVICE_CLASS(klass);
  149. device_class_set_legacy_reset(dc, stm32f4xx_exti_reset);
  150. dc->vmsd = &vmstate_stm32f4xx_exti;
  151. }
  152. static const TypeInfo stm32f4xx_exti_info = {
  153. .name = TYPE_STM32F4XX_EXTI,
  154. .parent = TYPE_SYS_BUS_DEVICE,
  155. .instance_size = sizeof(STM32F4xxExtiState),
  156. .instance_init = stm32f4xx_exti_init,
  157. .class_init = stm32f4xx_exti_class_init,
  158. };
  159. static void stm32f4xx_exti_register_types(void)
  160. {
  161. type_register_static(&stm32f4xx_exti_info);
  162. }
  163. type_init(stm32f4xx_exti_register_types)