mips_cpc.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194
  1. /*
  2. * Cluster Power Controller emulation
  3. *
  4. * Copyright (c) 2016 Imagination Technologies
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2.1 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "qemu/osdep.h"
  20. #include "qapi/error.h"
  21. #include "cpu.h"
  22. #include "qemu/log.h"
  23. #include "qemu/module.h"
  24. #include "hw/sysbus.h"
  25. #include "migration/vmstate.h"
  26. #include "hw/misc/mips_cpc.h"
  27. #include "hw/qdev-properties.h"
  28. static inline uint64_t cpc_vp_run_mask(MIPSCPCState *cpc)
  29. {
  30. return (1ULL << cpc->num_vp) - 1;
  31. }
  32. static void mips_cpu_reset_async_work(CPUState *cs, run_on_cpu_data data)
  33. {
  34. MIPSCPCState *cpc = (MIPSCPCState *) data.host_ptr;
  35. cpu_reset(cs);
  36. cs->halted = 0;
  37. cpc->vp_running |= 1ULL << cs->cpu_index;
  38. }
  39. static void cpc_run_vp(MIPSCPCState *cpc, uint64_t vp_run)
  40. {
  41. CPUState *cs = first_cpu;
  42. CPU_FOREACH(cs) {
  43. uint64_t i = 1ULL << cs->cpu_index;
  44. if (i & vp_run & ~cpc->vp_running) {
  45. /*
  46. * To avoid racing with a CPU we are just kicking off.
  47. * We do the final bit of preparation for the work in
  48. * the target CPUs context.
  49. */
  50. async_safe_run_on_cpu(cs, mips_cpu_reset_async_work,
  51. RUN_ON_CPU_HOST_PTR(cpc));
  52. }
  53. }
  54. }
  55. static void cpc_stop_vp(MIPSCPCState *cpc, uint64_t vp_stop)
  56. {
  57. CPUState *cs = first_cpu;
  58. CPU_FOREACH(cs) {
  59. uint64_t i = 1ULL << cs->cpu_index;
  60. if (i & vp_stop & cpc->vp_running) {
  61. cpu_interrupt(cs, CPU_INTERRUPT_HALT);
  62. cpc->vp_running &= ~i;
  63. }
  64. }
  65. }
  66. static void cpc_write(void *opaque, hwaddr offset, uint64_t data,
  67. unsigned size)
  68. {
  69. MIPSCPCState *s = opaque;
  70. switch (offset) {
  71. case CPC_CL_BASE_OFS + CPC_VP_RUN_OFS:
  72. case CPC_CO_BASE_OFS + CPC_VP_RUN_OFS:
  73. cpc_run_vp(s, data & cpc_vp_run_mask(s));
  74. break;
  75. case CPC_CL_BASE_OFS + CPC_VP_STOP_OFS:
  76. case CPC_CO_BASE_OFS + CPC_VP_STOP_OFS:
  77. cpc_stop_vp(s, data & cpc_vp_run_mask(s));
  78. break;
  79. default:
  80. qemu_log_mask(LOG_UNIMP,
  81. "%s: Bad offset 0x%x\n", __func__, (int)offset);
  82. break;
  83. }
  84. return;
  85. }
  86. static uint64_t cpc_read(void *opaque, hwaddr offset, unsigned size)
  87. {
  88. MIPSCPCState *s = opaque;
  89. switch (offset) {
  90. case CPC_CL_BASE_OFS + CPC_VP_RUNNING_OFS:
  91. case CPC_CO_BASE_OFS + CPC_VP_RUNNING_OFS:
  92. return s->vp_running;
  93. default:
  94. qemu_log_mask(LOG_UNIMP,
  95. "%s: Bad offset 0x%x\n", __func__, (int)offset);
  96. return 0;
  97. }
  98. }
  99. static const MemoryRegionOps cpc_ops = {
  100. .read = cpc_read,
  101. .write = cpc_write,
  102. .endianness = DEVICE_NATIVE_ENDIAN,
  103. .impl = {
  104. .max_access_size = 8,
  105. },
  106. };
  107. static void mips_cpc_init(Object *obj)
  108. {
  109. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  110. MIPSCPCState *s = MIPS_CPC(obj);
  111. memory_region_init_io(&s->mr, OBJECT(s), &cpc_ops, s, "mips-cpc",
  112. CPC_ADDRSPACE_SZ);
  113. sysbus_init_mmio(sbd, &s->mr);
  114. }
  115. static void mips_cpc_realize(DeviceState *dev, Error **errp)
  116. {
  117. MIPSCPCState *s = MIPS_CPC(dev);
  118. if (s->vp_start_running > cpc_vp_run_mask(s)) {
  119. error_setg(errp,
  120. "incorrect vp_start_running 0x%" PRIx64 " for num_vp = %d",
  121. s->vp_running, s->num_vp);
  122. return;
  123. }
  124. }
  125. static void mips_cpc_reset(DeviceState *dev)
  126. {
  127. MIPSCPCState *s = MIPS_CPC(dev);
  128. /* Reflect the fact that all VPs are halted on reset */
  129. s->vp_running = 0;
  130. /* Put selected VPs into run state */
  131. cpc_run_vp(s, s->vp_start_running);
  132. }
  133. static const VMStateDescription vmstate_mips_cpc = {
  134. .name = "mips-cpc",
  135. .version_id = 0,
  136. .minimum_version_id = 0,
  137. .fields = (const VMStateField[]) {
  138. VMSTATE_UINT64(vp_running, MIPSCPCState),
  139. VMSTATE_END_OF_LIST()
  140. },
  141. };
  142. static const Property mips_cpc_properties[] = {
  143. DEFINE_PROP_UINT32("num-vp", MIPSCPCState, num_vp, 0x1),
  144. DEFINE_PROP_UINT64("vp-start-running", MIPSCPCState, vp_start_running, 0x1),
  145. };
  146. static void mips_cpc_class_init(ObjectClass *klass, void *data)
  147. {
  148. DeviceClass *dc = DEVICE_CLASS(klass);
  149. dc->realize = mips_cpc_realize;
  150. device_class_set_legacy_reset(dc, mips_cpc_reset);
  151. dc->vmsd = &vmstate_mips_cpc;
  152. device_class_set_props(dc, mips_cpc_properties);
  153. }
  154. static const TypeInfo mips_cpc_info = {
  155. .name = TYPE_MIPS_CPC,
  156. .parent = TYPE_SYS_BUS_DEVICE,
  157. .instance_size = sizeof(MIPSCPCState),
  158. .instance_init = mips_cpc_init,
  159. .class_init = mips_cpc_class_init,
  160. };
  161. static void mips_cpc_register_types(void)
  162. {
  163. type_register_static(&mips_cpc_info);
  164. }
  165. type_init(mips_cpc_register_types)