exynos4210_pmu.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522
  1. /*
  2. * Exynos4210 Power Management Unit (PMU) Emulation
  3. *
  4. * Copyright (C) 2011 Samsung Electronics Co Ltd.
  5. * Maksim Kozlov <m.kozlov@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  15. * for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. /*
  21. * This model implements PMU registers just as a bulk of memory. Currently,
  22. * the only reason this device exists is that secondary CPU boot loader
  23. * uses PMU INFORM5 register as a holding pen.
  24. */
  25. #include "qemu/osdep.h"
  26. #include "hw/sysbus.h"
  27. #include "migration/vmstate.h"
  28. #include "qemu/module.h"
  29. #include "system/runstate.h"
  30. #include "qom/object.h"
  31. #ifndef DEBUG_PMU
  32. #define DEBUG_PMU 0
  33. #endif
  34. #ifndef DEBUG_PMU_EXTEND
  35. #define DEBUG_PMU_EXTEND 0
  36. #endif
  37. #if DEBUG_PMU
  38. #define PRINT_DEBUG(fmt, args...) \
  39. do { \
  40. fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \
  41. } while (0)
  42. #if DEBUG_PMU_EXTEND
  43. #define PRINT_DEBUG_EXTEND(fmt, args...) \
  44. do { \
  45. fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \
  46. } while (0)
  47. #else
  48. #define PRINT_DEBUG_EXTEND(fmt, args...) do {} while (0)
  49. #endif /* EXTEND */
  50. #else
  51. #define PRINT_DEBUG(fmt, args...) do {} while (0)
  52. #define PRINT_DEBUG_EXTEND(fmt, args...) do {} while (0)
  53. #endif
  54. /*
  55. * Offsets for PMU registers
  56. */
  57. #define OM_STAT 0x0000 /* OM status register */
  58. #define RTC_CLKO_SEL 0x000C /* Controls RTCCLKOUT */
  59. #define GNSS_RTC_OUT_CTRL 0x0010 /* Controls GNSS_RTC_OUT */
  60. /* Decides whether system-level low-power mode is used. */
  61. #define SYSTEM_POWER_DOWN_CTRL 0x0200
  62. /* Sets control options for CENTRAL_SEQ */
  63. #define SYSTEM_POWER_DOWN_OPTION 0x0208
  64. #define SWRESET 0x0400 /* Generate software reset */
  65. #define RST_STAT 0x0404 /* Reset status register */
  66. #define WAKEUP_STAT 0x0600 /* Wakeup status register */
  67. #define EINT_WAKEUP_MASK 0x0604 /* Configure External INTerrupt mask */
  68. #define WAKEUP_MASK 0x0608 /* Configure wakeup source mask */
  69. #define HDMI_PHY_CONTROL 0x0700 /* HDMI PHY control register */
  70. #define USBDEVICE_PHY_CONTROL 0x0704 /* USB Device PHY control register */
  71. #define USBHOST_PHY_CONTROL 0x0708 /* USB HOST PHY control register */
  72. #define DAC_PHY_CONTROL 0x070C /* DAC control register */
  73. #define MIPI_PHY0_CONTROL 0x0710 /* MIPI PHY control register */
  74. #define MIPI_PHY1_CONTROL 0x0714 /* MIPI PHY control register */
  75. #define ADC_PHY_CONTROL 0x0718 /* TS-ADC control register */
  76. #define PCIe_PHY_CONTROL 0x071C /* TS-PCIe control register */
  77. #define SATA_PHY_CONTROL 0x0720 /* TS-SATA control register */
  78. #define INFORM0 0x0800 /* Information register 0 */
  79. #define INFORM1 0x0804 /* Information register 1 */
  80. #define INFORM2 0x0808 /* Information register 2 */
  81. #define INFORM3 0x080C /* Information register 3 */
  82. #define INFORM4 0x0810 /* Information register 4 */
  83. #define INFORM5 0x0814 /* Information register 5 */
  84. #define INFORM6 0x0818 /* Information register 6 */
  85. #define INFORM7 0x081C /* Information register 7 */
  86. #define PMU_DEBUG 0x0A00 /* PMU debug register */
  87. /* Registers to set system-level low-power option */
  88. #define ARM_CORE0_SYS_PWR_REG 0x1000
  89. #define ARM_CORE1_SYS_PWR_REG 0x1010
  90. #define ARM_COMMON_SYS_PWR_REG 0x1080
  91. #define ARM_CPU_L2_0_SYS_PWR_REG 0x10C0
  92. #define ARM_CPU_L2_1_SYS_PWR_REG 0x10C4
  93. #define CMU_ACLKSTOP_SYS_PWR_REG 0x1100
  94. #define CMU_SCLKSTOP_SYS_PWR_REG 0x1104
  95. #define CMU_RESET_SYS_PWR_REG 0x110C
  96. #define APLL_SYSCLK_SYS_PWR_REG 0x1120
  97. #define MPLL_SYSCLK_SYS_PWR_REG 0x1124
  98. #define VPLL_SYSCLK_SYS_PWR_REG 0x1128
  99. #define EPLL_SYSCLK_SYS_PWR_REG 0x112C
  100. #define CMU_CLKSTOP_GPS_ALIVE_SYS_PWR_REG 0x1138
  101. #define CMU_RESET_GPS_ALIVE_SYS_PWR_REG 0x113C
  102. #define CMU_CLKSTOP_CAM_SYS_PWR_REG 0x1140
  103. #define CMU_CLKSTOP_TV_SYS_PWR_REG 0x1144
  104. #define CMU_CLKSTOP_MFC_SYS_PWR_REG 0x1148
  105. #define CMU_CLKSTOP_G3D_SYS_PWR_REG 0x114C
  106. #define CMU_CLKSTOP_LCD0_SYS_PWR_REG 0x1150
  107. #define CMU_CLKSTOP_LCD1_SYS_PWR_REG 0x1154
  108. #define CMU_CLKSTOP_MAUDIO_SYS_PWR_REG 0x1158
  109. #define CMU_CLKSTOP_GPS_SYS_PWR_REG 0x115C
  110. #define CMU_RESET_CAM_SYS_PWR_REG 0x1160
  111. #define CMU_RESET_TV_SYS_PWR_REG 0x1164
  112. #define CMU_RESET_MFC_SYS_PWR_REG 0x1168
  113. #define CMU_RESET_G3D_SYS_PWR_REG 0x116C
  114. #define CMU_RESET_LCD0_SYS_PWR_REG 0x1170
  115. #define CMU_RESET_LCD1_SYS_PWR_REG 0x1174
  116. #define CMU_RESET_MAUDIO_SYS_PWR_REG 0x1178
  117. #define CMU_RESET_GPS_SYS_PWR_REG 0x117C
  118. #define TOP_BUS_SYS_PWR_REG 0x1180
  119. #define TOP_RETENTION_SYS_PWR_REG 0x1184
  120. #define TOP_PWR_SYS_PWR_REG 0x1188
  121. #define LOGIC_RESET_SYS_PWR_REG 0x11A0
  122. #define OneNANDXL_MEM_SYS_PWR_REG 0x11C0
  123. #define MODEMIF_MEM_SYS_PWR_REG 0x11C4
  124. #define USBDEVICE_MEM_SYS_PWR_REG 0x11CC
  125. #define SDMMC_MEM_SYS_PWR_REG 0x11D0
  126. #define CSSYS_MEM_SYS_PWR_REG 0x11D4
  127. #define SECSS_MEM_SYS_PWR_REG 0x11D8
  128. #define PCIe_MEM_SYS_PWR_REG 0x11E0
  129. #define SATA_MEM_SYS_PWR_REG 0x11E4
  130. #define PAD_RETENTION_DRAM_SYS_PWR_REG 0x1200
  131. #define PAD_RETENTION_MAUDIO_SYS_PWR_REG 0x1204
  132. #define PAD_RETENTION_GPIO_SYS_PWR_REG 0x1220
  133. #define PAD_RETENTION_UART_SYS_PWR_REG 0x1224
  134. #define PAD_RETENTION_MMCA_SYS_PWR_REG 0x1228
  135. #define PAD_RETENTION_MMCB_SYS_PWR_REG 0x122C
  136. #define PAD_RETENTION_EBIA_SYS_PWR_REG 0x1230
  137. #define PAD_RETENTION_EBIB_SYS_PWR_REG 0x1234
  138. #define PAD_ISOLATION_SYS_PWR_REG 0x1240
  139. #define PAD_ALV_SEL_SYS_PWR_REG 0x1260
  140. #define XUSBXTI_SYS_PWR_REG 0x1280
  141. #define XXTI_SYS_PWR_REG 0x1284
  142. #define EXT_REGULATOR_SYS_PWR_REG 0x12C0
  143. #define GPIO_MODE_SYS_PWR_REG 0x1300
  144. #define GPIO_MODE_MAUDIO_SYS_PWR_REG 0x1340
  145. #define CAM_SYS_PWR_REG 0x1380
  146. #define TV_SYS_PWR_REG 0x1384
  147. #define MFC_SYS_PWR_REG 0x1388
  148. #define G3D_SYS_PWR_REG 0x138C
  149. #define LCD0_SYS_PWR_REG 0x1390
  150. #define LCD1_SYS_PWR_REG 0x1394
  151. #define MAUDIO_SYS_PWR_REG 0x1398
  152. #define GPS_SYS_PWR_REG 0x139C
  153. #define GPS_ALIVE_SYS_PWR_REG 0x13A0
  154. #define ARM_CORE0_CONFIGURATION 0x2000 /* Configure power mode of ARM_CORE0 */
  155. #define ARM_CORE0_STATUS 0x2004 /* Check power mode of ARM_CORE0 */
  156. #define ARM_CORE0_OPTION 0x2008 /* Sets control options for ARM_CORE0 */
  157. #define ARM_CORE1_CONFIGURATION 0x2080 /* Configure power mode of ARM_CORE1 */
  158. #define ARM_CORE1_STATUS 0x2084 /* Check power mode of ARM_CORE1 */
  159. #define ARM_CORE1_OPTION 0x2088 /* Sets control options for ARM_CORE0 */
  160. #define ARM_COMMON_OPTION 0x2408 /* Sets control options for ARM_COMMON */
  161. /* Configure power mode of ARM_CPU_L2_0 */
  162. #define ARM_CPU_L2_0_CONFIGURATION 0x2600
  163. #define ARM_CPU_L2_0_STATUS 0x2604 /* Check power mode of ARM_CPU_L2_0 */
  164. /* Configure power mode of ARM_CPU_L2_1 */
  165. #define ARM_CPU_L2_1_CONFIGURATION 0x2620
  166. #define ARM_CPU_L2_1_STATUS 0x2624 /* Check power mode of ARM_CPU_L2_1 */
  167. /* Sets control options for PAD_RETENTION_MAUDIO */
  168. #define PAD_RETENTION_MAUDIO_OPTION 0x3028
  169. /* Sets control options for PAD_RETENTION_GPIO */
  170. #define PAD_RETENTION_GPIO_OPTION 0x3108
  171. /* Sets control options for PAD_RETENTION_UART */
  172. #define PAD_RETENTION_UART_OPTION 0x3128
  173. /* Sets control options for PAD_RETENTION_MMCA */
  174. #define PAD_RETENTION_MMCA_OPTION 0x3148
  175. /* Sets control options for PAD_RETENTION_MMCB */
  176. #define PAD_RETENTION_MMCB_OPTION 0x3168
  177. /* Sets control options for PAD_RETENTION_EBIA */
  178. #define PAD_RETENTION_EBIA_OPTION 0x3188
  179. /* Sets control options for PAD_RETENTION_EBIB */
  180. #define PAD_RETENTION_EBIB_OPTION 0x31A8
  181. #define PS_HOLD_CONTROL 0x330C /* PS_HOLD control register */
  182. #define XUSBXTI_CONFIGURATION 0x3400 /* Configure the pad of XUSBXTI */
  183. #define XUSBXTI_STATUS 0x3404 /* Check the pad of XUSBXTI */
  184. /* Sets time required for XUSBXTI to be stabilized */
  185. #define XUSBXTI_DURATION 0x341C
  186. #define XXTI_CONFIGURATION 0x3420 /* Configure the pad of XXTI */
  187. #define XXTI_STATUS 0x3424 /* Check the pad of XXTI */
  188. /* Sets time required for XXTI to be stabilized */
  189. #define XXTI_DURATION 0x343C
  190. /* Sets time required for EXT_REGULATOR to be stabilized */
  191. #define EXT_REGULATOR_DURATION 0x361C
  192. #define CAM_CONFIGURATION 0x3C00 /* Configure power mode of CAM */
  193. #define CAM_STATUS 0x3C04 /* Check power mode of CAM */
  194. #define CAM_OPTION 0x3C08 /* Sets control options for CAM */
  195. #define TV_CONFIGURATION 0x3C20 /* Configure power mode of TV */
  196. #define TV_STATUS 0x3C24 /* Check power mode of TV */
  197. #define TV_OPTION 0x3C28 /* Sets control options for TV */
  198. #define MFC_CONFIGURATION 0x3C40 /* Configure power mode of MFC */
  199. #define MFC_STATUS 0x3C44 /* Check power mode of MFC */
  200. #define MFC_OPTION 0x3C48 /* Sets control options for MFC */
  201. #define G3D_CONFIGURATION 0x3C60 /* Configure power mode of G3D */
  202. #define G3D_STATUS 0x3C64 /* Check power mode of G3D */
  203. #define G3D_OPTION 0x3C68 /* Sets control options for G3D */
  204. #define LCD0_CONFIGURATION 0x3C80 /* Configure power mode of LCD0 */
  205. #define LCD0_STATUS 0x3C84 /* Check power mode of LCD0 */
  206. #define LCD0_OPTION 0x3C88 /* Sets control options for LCD0 */
  207. #define LCD1_CONFIGURATION 0x3CA0 /* Configure power mode of LCD1 */
  208. #define LCD1_STATUS 0x3CA4 /* Check power mode of LCD1 */
  209. #define LCD1_OPTION 0x3CA8 /* Sets control options for LCD1 */
  210. #define GPS_CONFIGURATION 0x3CE0 /* Configure power mode of GPS */
  211. #define GPS_STATUS 0x3CE4 /* Check power mode of GPS */
  212. #define GPS_OPTION 0x3CE8 /* Sets control options for GPS */
  213. #define GPS_ALIVE_CONFIGURATION 0x3D00 /* Configure power mode of GPS */
  214. #define GPS_ALIVE_STATUS 0x3D04 /* Check power mode of GPS */
  215. #define GPS_ALIVE_OPTION 0x3D08 /* Sets control options for GPS */
  216. #define EXYNOS4210_PMU_REGS_MEM_SIZE 0x3d0c
  217. typedef struct Exynos4210PmuReg {
  218. const char *name; /* for debug only */
  219. uint32_t offset;
  220. uint32_t reset_value;
  221. } Exynos4210PmuReg;
  222. static const Exynos4210PmuReg exynos4210_pmu_regs[] = {
  223. {"OM_STAT", OM_STAT, 0x00000000},
  224. {"RTC_CLKO_SEL", RTC_CLKO_SEL, 0x00000000},
  225. {"GNSS_RTC_OUT_CTRL", GNSS_RTC_OUT_CTRL, 0x00000001},
  226. {"SYSTEM_POWER_DOWN_CTRL", SYSTEM_POWER_DOWN_CTRL, 0x00010000},
  227. {"SYSTEM_POWER_DOWN_OPTION", SYSTEM_POWER_DOWN_OPTION, 0x03030000},
  228. {"SWRESET", SWRESET, 0x00000000},
  229. {"RST_STAT", RST_STAT, 0x00000000},
  230. {"WAKEUP_STAT", WAKEUP_STAT, 0x00000000},
  231. {"EINT_WAKEUP_MASK", EINT_WAKEUP_MASK, 0x00000000},
  232. {"WAKEUP_MASK", WAKEUP_MASK, 0x00000000},
  233. {"HDMI_PHY_CONTROL", HDMI_PHY_CONTROL, 0x00960000},
  234. {"USBDEVICE_PHY_CONTROL", USBDEVICE_PHY_CONTROL, 0x00000000},
  235. {"USBHOST_PHY_CONTROL", USBHOST_PHY_CONTROL, 0x00000000},
  236. {"DAC_PHY_CONTROL", DAC_PHY_CONTROL, 0x00000000},
  237. {"MIPI_PHY0_CONTROL", MIPI_PHY0_CONTROL, 0x00000000},
  238. {"MIPI_PHY1_CONTROL", MIPI_PHY1_CONTROL, 0x00000000},
  239. {"ADC_PHY_CONTROL", ADC_PHY_CONTROL, 0x00000001},
  240. {"PCIe_PHY_CONTROL", PCIe_PHY_CONTROL, 0x00000000},
  241. {"SATA_PHY_CONTROL", SATA_PHY_CONTROL, 0x00000000},
  242. {"INFORM0", INFORM0, 0x00000000},
  243. {"INFORM1", INFORM1, 0x00000000},
  244. {"INFORM2", INFORM2, 0x00000000},
  245. {"INFORM3", INFORM3, 0x00000000},
  246. {"INFORM4", INFORM4, 0x00000000},
  247. {"INFORM5", INFORM5, 0x00000000},
  248. {"INFORM6", INFORM6, 0x00000000},
  249. {"INFORM7", INFORM7, 0x00000000},
  250. {"PMU_DEBUG", PMU_DEBUG, 0x00000000},
  251. {"ARM_CORE0_SYS_PWR_REG", ARM_CORE0_SYS_PWR_REG, 0xFFFFFFFF},
  252. {"ARM_CORE1_SYS_PWR_REG", ARM_CORE1_SYS_PWR_REG, 0xFFFFFFFF},
  253. {"ARM_COMMON_SYS_PWR_REG", ARM_COMMON_SYS_PWR_REG, 0xFFFFFFFF},
  254. {"ARM_CPU_L2_0_SYS_PWR_REG", ARM_CPU_L2_0_SYS_PWR_REG, 0xFFFFFFFF},
  255. {"ARM_CPU_L2_1_SYS_PWR_REG", ARM_CPU_L2_1_SYS_PWR_REG, 0xFFFFFFFF},
  256. {"CMU_ACLKSTOP_SYS_PWR_REG", CMU_ACLKSTOP_SYS_PWR_REG, 0xFFFFFFFF},
  257. {"CMU_SCLKSTOP_SYS_PWR_REG", CMU_SCLKSTOP_SYS_PWR_REG, 0xFFFFFFFF},
  258. {"CMU_RESET_SYS_PWR_REG", CMU_RESET_SYS_PWR_REG, 0xFFFFFFFF},
  259. {"APLL_SYSCLK_SYS_PWR_REG", APLL_SYSCLK_SYS_PWR_REG, 0xFFFFFFFF},
  260. {"MPLL_SYSCLK_SYS_PWR_REG", MPLL_SYSCLK_SYS_PWR_REG, 0xFFFFFFFF},
  261. {"VPLL_SYSCLK_SYS_PWR_REG", VPLL_SYSCLK_SYS_PWR_REG, 0xFFFFFFFF},
  262. {"EPLL_SYSCLK_SYS_PWR_REG", EPLL_SYSCLK_SYS_PWR_REG, 0xFFFFFFFF},
  263. {"CMU_CLKSTOP_GPS_ALIVE_SYS_PWR_REG", CMU_CLKSTOP_GPS_ALIVE_SYS_PWR_REG,
  264. 0xFFFFFFFF},
  265. {"CMU_RESET_GPS_ALIVE_SYS_PWR_REG", CMU_RESET_GPS_ALIVE_SYS_PWR_REG,
  266. 0xFFFFFFFF},
  267. {"CMU_CLKSTOP_CAM_SYS_PWR_REG", CMU_CLKSTOP_CAM_SYS_PWR_REG, 0xFFFFFFFF},
  268. {"CMU_CLKSTOP_TV_SYS_PWR_REG", CMU_CLKSTOP_TV_SYS_PWR_REG, 0xFFFFFFFF},
  269. {"CMU_CLKSTOP_MFC_SYS_PWR_REG", CMU_CLKSTOP_MFC_SYS_PWR_REG, 0xFFFFFFFF},
  270. {"CMU_CLKSTOP_G3D_SYS_PWR_REG", CMU_CLKSTOP_G3D_SYS_PWR_REG, 0xFFFFFFFF},
  271. {"CMU_CLKSTOP_LCD0_SYS_PWR_REG", CMU_CLKSTOP_LCD0_SYS_PWR_REG, 0xFFFFFFFF},
  272. {"CMU_CLKSTOP_LCD1_SYS_PWR_REG", CMU_CLKSTOP_LCD1_SYS_PWR_REG, 0xFFFFFFFF},
  273. {"CMU_CLKSTOP_MAUDIO_SYS_PWR_REG", CMU_CLKSTOP_MAUDIO_SYS_PWR_REG,
  274. 0xFFFFFFFF},
  275. {"CMU_CLKSTOP_GPS_SYS_PWR_REG", CMU_CLKSTOP_GPS_SYS_PWR_REG, 0xFFFFFFFF},
  276. {"CMU_RESET_CAM_SYS_PWR_REG", CMU_RESET_CAM_SYS_PWR_REG, 0xFFFFFFFF},
  277. {"CMU_RESET_TV_SYS_PWR_REG", CMU_RESET_TV_SYS_PWR_REG, 0xFFFFFFFF},
  278. {"CMU_RESET_MFC_SYS_PWR_REG", CMU_RESET_MFC_SYS_PWR_REG, 0xFFFFFFFF},
  279. {"CMU_RESET_G3D_SYS_PWR_REG", CMU_RESET_G3D_SYS_PWR_REG, 0xFFFFFFFF},
  280. {"CMU_RESET_LCD0_SYS_PWR_REG", CMU_RESET_LCD0_SYS_PWR_REG, 0xFFFFFFFF},
  281. {"CMU_RESET_LCD1_SYS_PWR_REG", CMU_RESET_LCD1_SYS_PWR_REG, 0xFFFFFFFF},
  282. {"CMU_RESET_MAUDIO_SYS_PWR_REG", CMU_RESET_MAUDIO_SYS_PWR_REG, 0xFFFFFFFF},
  283. {"CMU_RESET_GPS_SYS_PWR_REG", CMU_RESET_GPS_SYS_PWR_REG, 0xFFFFFFFF},
  284. {"TOP_BUS_SYS_PWR_REG", TOP_BUS_SYS_PWR_REG, 0xFFFFFFFF},
  285. {"TOP_RETENTION_SYS_PWR_REG", TOP_RETENTION_SYS_PWR_REG, 0xFFFFFFFF},
  286. {"TOP_PWR_SYS_PWR_REG", TOP_PWR_SYS_PWR_REG, 0xFFFFFFFF},
  287. {"LOGIC_RESET_SYS_PWR_REG", LOGIC_RESET_SYS_PWR_REG, 0xFFFFFFFF},
  288. {"OneNANDXL_MEM_SYS_PWR_REG", OneNANDXL_MEM_SYS_PWR_REG, 0xFFFFFFFF},
  289. {"MODEMIF_MEM_SYS_PWR_REG", MODEMIF_MEM_SYS_PWR_REG, 0xFFFFFFFF},
  290. {"USBDEVICE_MEM_SYS_PWR_REG", USBDEVICE_MEM_SYS_PWR_REG, 0xFFFFFFFF},
  291. {"SDMMC_MEM_SYS_PWR_REG", SDMMC_MEM_SYS_PWR_REG, 0xFFFFFFFF},
  292. {"CSSYS_MEM_SYS_PWR_REG", CSSYS_MEM_SYS_PWR_REG, 0xFFFFFFFF},
  293. {"SECSS_MEM_SYS_PWR_REG", SECSS_MEM_SYS_PWR_REG, 0xFFFFFFFF},
  294. {"PCIe_MEM_SYS_PWR_REG", PCIe_MEM_SYS_PWR_REG, 0xFFFFFFFF},
  295. {"SATA_MEM_SYS_PWR_REG", SATA_MEM_SYS_PWR_REG, 0xFFFFFFFF},
  296. {"PAD_RETENTION_DRAM_SYS_PWR_REG", PAD_RETENTION_DRAM_SYS_PWR_REG,
  297. 0xFFFFFFFF},
  298. {"PAD_RETENTION_MAUDIO_SYS_PWR_REG", PAD_RETENTION_MAUDIO_SYS_PWR_REG,
  299. 0xFFFFFFFF},
  300. {"PAD_RETENTION_GPIO_SYS_PWR_REG", PAD_RETENTION_GPIO_SYS_PWR_REG,
  301. 0xFFFFFFFF},
  302. {"PAD_RETENTION_UART_SYS_PWR_REG", PAD_RETENTION_UART_SYS_PWR_REG,
  303. 0xFFFFFFFF},
  304. {"PAD_RETENTION_MMCA_SYS_PWR_REG", PAD_RETENTION_MMCA_SYS_PWR_REG,
  305. 0xFFFFFFFF},
  306. {"PAD_RETENTION_MMCB_SYS_PWR_REG", PAD_RETENTION_MMCB_SYS_PWR_REG,
  307. 0xFFFFFFFF},
  308. {"PAD_RETENTION_EBIA_SYS_PWR_REG", PAD_RETENTION_EBIA_SYS_PWR_REG,
  309. 0xFFFFFFFF},
  310. {"PAD_RETENTION_EBIB_SYS_PWR_REG", PAD_RETENTION_EBIB_SYS_PWR_REG,
  311. 0xFFFFFFFF},
  312. {"PAD_ISOLATION_SYS_PWR_REG", PAD_ISOLATION_SYS_PWR_REG, 0xFFFFFFFF},
  313. {"PAD_ALV_SEL_SYS_PWR_REG", PAD_ALV_SEL_SYS_PWR_REG, 0xFFFFFFFF},
  314. {"XUSBXTI_SYS_PWR_REG", XUSBXTI_SYS_PWR_REG, 0xFFFFFFFF},
  315. {"XXTI_SYS_PWR_REG", XXTI_SYS_PWR_REG, 0xFFFFFFFF},
  316. {"EXT_REGULATOR_SYS_PWR_REG", EXT_REGULATOR_SYS_PWR_REG, 0xFFFFFFFF},
  317. {"GPIO_MODE_SYS_PWR_REG", GPIO_MODE_SYS_PWR_REG, 0xFFFFFFFF},
  318. {"GPIO_MODE_MAUDIO_SYS_PWR_REG", GPIO_MODE_MAUDIO_SYS_PWR_REG, 0xFFFFFFFF},
  319. {"CAM_SYS_PWR_REG", CAM_SYS_PWR_REG, 0xFFFFFFFF},
  320. {"TV_SYS_PWR_REG", TV_SYS_PWR_REG, 0xFFFFFFFF},
  321. {"MFC_SYS_PWR_REG", MFC_SYS_PWR_REG, 0xFFFFFFFF},
  322. {"G3D_SYS_PWR_REG", G3D_SYS_PWR_REG, 0xFFFFFFFF},
  323. {"LCD0_SYS_PWR_REG", LCD0_SYS_PWR_REG, 0xFFFFFFFF},
  324. {"LCD1_SYS_PWR_REG", LCD1_SYS_PWR_REG, 0xFFFFFFFF},
  325. {"MAUDIO_SYS_PWR_REG", MAUDIO_SYS_PWR_REG, 0xFFFFFFFF},
  326. {"GPS_SYS_PWR_REG", GPS_SYS_PWR_REG, 0xFFFFFFFF},
  327. {"GPS_ALIVE_SYS_PWR_REG", GPS_ALIVE_SYS_PWR_REG, 0xFFFFFFFF},
  328. {"ARM_CORE0_CONFIGURATION", ARM_CORE0_CONFIGURATION, 0x00000003},
  329. {"ARM_CORE0_STATUS", ARM_CORE0_STATUS, 0x00030003},
  330. {"ARM_CORE0_OPTION", ARM_CORE0_OPTION, 0x01010001},
  331. {"ARM_CORE1_CONFIGURATION", ARM_CORE1_CONFIGURATION, 0x00000003},
  332. {"ARM_CORE1_STATUS", ARM_CORE1_STATUS, 0x00030003},
  333. {"ARM_CORE1_OPTION", ARM_CORE1_OPTION, 0x01010001},
  334. {"ARM_COMMON_OPTION", ARM_COMMON_OPTION, 0x00000001},
  335. {"ARM_CPU_L2_0_CONFIGURATION", ARM_CPU_L2_0_CONFIGURATION, 0x00000003},
  336. {"ARM_CPU_L2_0_STATUS", ARM_CPU_L2_0_STATUS, 0x00000003},
  337. {"ARM_CPU_L2_1_CONFIGURATION", ARM_CPU_L2_1_CONFIGURATION, 0x00000003},
  338. {"ARM_CPU_L2_1_STATUS", ARM_CPU_L2_1_STATUS, 0x00000003},
  339. {"PAD_RETENTION_MAUDIO_OPTION", PAD_RETENTION_MAUDIO_OPTION, 0x00000000},
  340. {"PAD_RETENTION_GPIO_OPTION", PAD_RETENTION_GPIO_OPTION, 0x00000000},
  341. {"PAD_RETENTION_UART_OPTION", PAD_RETENTION_UART_OPTION, 0x00000000},
  342. {"PAD_RETENTION_MMCA_OPTION", PAD_RETENTION_MMCA_OPTION, 0x00000000},
  343. {"PAD_RETENTION_MMCB_OPTION", PAD_RETENTION_MMCB_OPTION, 0x00000000},
  344. {"PAD_RETENTION_EBIA_OPTION", PAD_RETENTION_EBIA_OPTION, 0x00000000},
  345. {"PAD_RETENTION_EBIB_OPTION", PAD_RETENTION_EBIB_OPTION, 0x00000000},
  346. /*
  347. * PS_HOLD_CONTROL: reset value and manually toggle high the DATA bit.
  348. * DATA bit high, set usually by bootloader, keeps system on.
  349. */
  350. {"PS_HOLD_CONTROL", PS_HOLD_CONTROL, 0x00005200 | BIT(8)},
  351. {"XUSBXTI_CONFIGURATION", XUSBXTI_CONFIGURATION, 0x00000001},
  352. {"XUSBXTI_STATUS", XUSBXTI_STATUS, 0x00000001},
  353. {"XUSBXTI_DURATION", XUSBXTI_DURATION, 0xFFF00000},
  354. {"XXTI_CONFIGURATION", XXTI_CONFIGURATION, 0x00000001},
  355. {"XXTI_STATUS", XXTI_STATUS, 0x00000001},
  356. {"XXTI_DURATION", XXTI_DURATION, 0xFFF00000},
  357. {"EXT_REGULATOR_DURATION", EXT_REGULATOR_DURATION, 0xFFF03FFF},
  358. {"CAM_CONFIGURATION", CAM_CONFIGURATION, 0x00000007},
  359. {"CAM_STATUS", CAM_STATUS, 0x00060007},
  360. {"CAM_OPTION", CAM_OPTION, 0x00000001},
  361. {"TV_CONFIGURATION", TV_CONFIGURATION, 0x00000007},
  362. {"TV_STATUS", TV_STATUS, 0x00060007},
  363. {"TV_OPTION", TV_OPTION, 0x00000001},
  364. {"MFC_CONFIGURATION", MFC_CONFIGURATION, 0x00000007},
  365. {"MFC_STATUS", MFC_STATUS, 0x00060007},
  366. {"MFC_OPTION", MFC_OPTION, 0x00000001},
  367. {"G3D_CONFIGURATION", G3D_CONFIGURATION, 0x00000007},
  368. {"G3D_STATUS", G3D_STATUS, 0x00060007},
  369. {"G3D_OPTION", G3D_OPTION, 0x00000001},
  370. {"LCD0_CONFIGURATION", LCD0_CONFIGURATION, 0x00000007},
  371. {"LCD0_STATUS", LCD0_STATUS, 0x00060007},
  372. {"LCD0_OPTION", LCD0_OPTION, 0x00000001},
  373. {"LCD1_CONFIGURATION", LCD1_CONFIGURATION, 0x00000007},
  374. {"LCD1_STATUS", LCD1_STATUS, 0x00060007},
  375. {"LCD1_OPTION", LCD1_OPTION, 0x00000001},
  376. {"GPS_CONFIGURATION", GPS_CONFIGURATION, 0x00000007},
  377. {"GPS_STATUS", GPS_STATUS, 0x00060007},
  378. {"GPS_OPTION", GPS_OPTION, 0x00000001},
  379. {"GPS_ALIVE_CONFIGURATION", GPS_ALIVE_CONFIGURATION, 0x00000007},
  380. {"GPS_ALIVE_STATUS", GPS_ALIVE_STATUS, 0x00060007},
  381. {"GPS_ALIVE_OPTION", GPS_ALIVE_OPTION, 0x00000001},
  382. };
  383. #define PMU_NUM_OF_REGISTERS ARRAY_SIZE(exynos4210_pmu_regs)
  384. #define TYPE_EXYNOS4210_PMU "exynos4210.pmu"
  385. OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210PmuState, EXYNOS4210_PMU)
  386. struct Exynos4210PmuState {
  387. SysBusDevice parent_obj;
  388. MemoryRegion iomem;
  389. uint32_t reg[PMU_NUM_OF_REGISTERS];
  390. };
  391. static void exynos4210_pmu_poweroff(void)
  392. {
  393. PRINT_DEBUG("QEMU PMU: PS_HOLD bit down, powering off\n");
  394. qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
  395. }
  396. static uint64_t exynos4210_pmu_read(void *opaque, hwaddr offset,
  397. unsigned size)
  398. {
  399. Exynos4210PmuState *s = (Exynos4210PmuState *)opaque;
  400. const Exynos4210PmuReg *reg_p = exynos4210_pmu_regs;
  401. unsigned int i;
  402. for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) {
  403. if (reg_p->offset == offset) {
  404. PRINT_DEBUG_EXTEND("%s [0x%04x] -> 0x%04x\n", reg_p->name,
  405. (uint32_t)offset, s->reg[i]);
  406. return s->reg[i];
  407. }
  408. reg_p++;
  409. }
  410. PRINT_DEBUG("QEMU PMU ERROR: bad read offset 0x%04x\n", (uint32_t)offset);
  411. return 0;
  412. }
  413. static void exynos4210_pmu_write(void *opaque, hwaddr offset,
  414. uint64_t val, unsigned size)
  415. {
  416. Exynos4210PmuState *s = (Exynos4210PmuState *)opaque;
  417. const Exynos4210PmuReg *reg_p = exynos4210_pmu_regs;
  418. unsigned int i;
  419. for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) {
  420. if (reg_p->offset == offset) {
  421. PRINT_DEBUG_EXTEND("%s <0x%04x> <- 0x%04x\n", reg_p->name,
  422. (uint32_t)offset, (uint32_t)val);
  423. s->reg[i] = val;
  424. if ((offset == PS_HOLD_CONTROL) && ((val & BIT(8)) == 0)) {
  425. /*
  426. * We are interested only in setting data bit
  427. * of PS_HOLD_CONTROL register to indicate power off request.
  428. */
  429. exynos4210_pmu_poweroff();
  430. }
  431. return;
  432. }
  433. reg_p++;
  434. }
  435. PRINT_DEBUG("QEMU PMU ERROR: bad write offset 0x%04x\n", (uint32_t)offset);
  436. }
  437. static const MemoryRegionOps exynos4210_pmu_ops = {
  438. .read = exynos4210_pmu_read,
  439. .write = exynos4210_pmu_write,
  440. .endianness = DEVICE_NATIVE_ENDIAN,
  441. .valid = {
  442. .min_access_size = 4,
  443. .max_access_size = 4,
  444. .unaligned = false
  445. }
  446. };
  447. static void exynos4210_pmu_reset(DeviceState *dev)
  448. {
  449. Exynos4210PmuState *s = EXYNOS4210_PMU(dev);
  450. unsigned i;
  451. /* Set default values for registers */
  452. for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) {
  453. s->reg[i] = exynos4210_pmu_regs[i].reset_value;
  454. }
  455. }
  456. static void exynos4210_pmu_init(Object *obj)
  457. {
  458. Exynos4210PmuState *s = EXYNOS4210_PMU(obj);
  459. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  460. /* memory mapping */
  461. memory_region_init_io(&s->iomem, obj, &exynos4210_pmu_ops, s,
  462. "exynos4210.pmu", EXYNOS4210_PMU_REGS_MEM_SIZE);
  463. sysbus_init_mmio(dev, &s->iomem);
  464. }
  465. static const VMStateDescription exynos4210_pmu_vmstate = {
  466. .name = "exynos4210.pmu",
  467. .version_id = 1,
  468. .minimum_version_id = 1,
  469. .fields = (const VMStateField[]) {
  470. VMSTATE_UINT32_ARRAY(reg, Exynos4210PmuState, PMU_NUM_OF_REGISTERS),
  471. VMSTATE_END_OF_LIST()
  472. }
  473. };
  474. static void exynos4210_pmu_class_init(ObjectClass *klass, void *data)
  475. {
  476. DeviceClass *dc = DEVICE_CLASS(klass);
  477. device_class_set_legacy_reset(dc, exynos4210_pmu_reset);
  478. dc->vmsd = &exynos4210_pmu_vmstate;
  479. }
  480. static const TypeInfo exynos4210_pmu_info = {
  481. .name = TYPE_EXYNOS4210_PMU,
  482. .parent = TYPE_SYS_BUS_DEVICE,
  483. .instance_size = sizeof(Exynos4210PmuState),
  484. .instance_init = exynos4210_pmu_init,
  485. .class_init = exynos4210_pmu_class_init,
  486. };
  487. static void exynos4210_pmu_register(void)
  488. {
  489. type_register_static(&exynos4210_pmu_info);
  490. }
  491. type_init(exynos4210_pmu_register)