bcm2835_mphi.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. /*
  2. * BCM2835 SOC MPHI emulation
  3. *
  4. * Very basic emulation, only providing the FIQ interrupt needed to
  5. * allow the dwc-otg USB host controller driver in the Raspbian kernel
  6. * to function.
  7. *
  8. * Copyright (c) 2020 Paul Zimmerman <pauldzim@gmail.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "qapi/error.h"
  22. #include "hw/misc/bcm2835_mphi.h"
  23. #include "migration/vmstate.h"
  24. #include "qemu/error-report.h"
  25. #include "qemu/log.h"
  26. #include "qemu/main-loop.h"
  27. static inline void mphi_raise_irq(BCM2835MphiState *s)
  28. {
  29. qemu_set_irq(s->irq, 1);
  30. }
  31. static inline void mphi_lower_irq(BCM2835MphiState *s)
  32. {
  33. qemu_set_irq(s->irq, 0);
  34. }
  35. static uint64_t mphi_reg_read(void *ptr, hwaddr addr, unsigned size)
  36. {
  37. BCM2835MphiState *s = ptr;
  38. uint32_t val = 0;
  39. switch (addr) {
  40. case 0x28: /* outdda */
  41. val = s->outdda;
  42. break;
  43. case 0x2c: /* outddb */
  44. val = s->outddb;
  45. break;
  46. case 0x4c: /* ctrl */
  47. val = s->ctrl;
  48. val |= 1 << 17;
  49. break;
  50. case 0x50: /* intstat */
  51. val = s->intstat;
  52. break;
  53. case 0x1f0: /* swirq_set */
  54. val = s->swirq;
  55. break;
  56. case 0x1f4: /* swirq_clr */
  57. val = s->swirq;
  58. break;
  59. default:
  60. qemu_log_mask(LOG_UNIMP, "read from unknown register");
  61. break;
  62. }
  63. return val;
  64. }
  65. static void mphi_reg_write(void *ptr, hwaddr addr, uint64_t val, unsigned size)
  66. {
  67. BCM2835MphiState *s = ptr;
  68. int do_irq = 0;
  69. switch (addr) {
  70. case 0x28: /* outdda */
  71. s->outdda = val;
  72. break;
  73. case 0x2c: /* outddb */
  74. s->outddb = val;
  75. if (val & (1 << 29)) {
  76. do_irq = 1;
  77. }
  78. break;
  79. case 0x4c: /* ctrl */
  80. s->ctrl = val;
  81. if (val & (1 << 16)) {
  82. do_irq = -1;
  83. }
  84. break;
  85. case 0x50: /* intstat */
  86. s->intstat = val;
  87. if (val & ((1 << 16) | (1 << 29))) {
  88. do_irq = -1;
  89. }
  90. break;
  91. case 0x1f0: /* swirq_set */
  92. s->swirq |= val;
  93. do_irq = 1;
  94. break;
  95. case 0x1f4: /* swirq_clr */
  96. s->swirq &= ~val;
  97. do_irq = -1;
  98. break;
  99. default:
  100. qemu_log_mask(LOG_UNIMP, "write to unknown register");
  101. return;
  102. }
  103. if (do_irq > 0) {
  104. mphi_raise_irq(s);
  105. } else if (do_irq < 0) {
  106. mphi_lower_irq(s);
  107. }
  108. }
  109. static const MemoryRegionOps mphi_mmio_ops = {
  110. .read = mphi_reg_read,
  111. .write = mphi_reg_write,
  112. .impl.min_access_size = 4,
  113. .impl.max_access_size = 4,
  114. .endianness = DEVICE_LITTLE_ENDIAN,
  115. };
  116. static void mphi_reset(DeviceState *dev)
  117. {
  118. BCM2835MphiState *s = BCM2835_MPHI(dev);
  119. s->outdda = 0;
  120. s->outddb = 0;
  121. s->ctrl = 0;
  122. s->intstat = 0;
  123. s->swirq = 0;
  124. }
  125. static void mphi_realize(DeviceState *dev, Error **errp)
  126. {
  127. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  128. BCM2835MphiState *s = BCM2835_MPHI(dev);
  129. sysbus_init_irq(sbd, &s->irq);
  130. }
  131. static void mphi_init(Object *obj)
  132. {
  133. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  134. BCM2835MphiState *s = BCM2835_MPHI(obj);
  135. memory_region_init_io(&s->iomem, obj, &mphi_mmio_ops, s, "mphi", MPHI_MMIO_SIZE);
  136. sysbus_init_mmio(sbd, &s->iomem);
  137. }
  138. const VMStateDescription vmstate_mphi_state = {
  139. .name = "mphi",
  140. .version_id = 1,
  141. .minimum_version_id = 1,
  142. .fields = (const VMStateField[]) {
  143. VMSTATE_UINT32(outdda, BCM2835MphiState),
  144. VMSTATE_UINT32(outddb, BCM2835MphiState),
  145. VMSTATE_UINT32(ctrl, BCM2835MphiState),
  146. VMSTATE_UINT32(intstat, BCM2835MphiState),
  147. VMSTATE_UINT32(swirq, BCM2835MphiState),
  148. VMSTATE_END_OF_LIST()
  149. }
  150. };
  151. static void mphi_class_init(ObjectClass *klass, void *data)
  152. {
  153. DeviceClass *dc = DEVICE_CLASS(klass);
  154. dc->realize = mphi_realize;
  155. device_class_set_legacy_reset(dc, mphi_reset);
  156. dc->vmsd = &vmstate_mphi_state;
  157. }
  158. static const TypeInfo bcm2835_mphi_type_info = {
  159. .name = TYPE_BCM2835_MPHI,
  160. .parent = TYPE_SYS_BUS_DEVICE,
  161. .instance_size = sizeof(BCM2835MphiState),
  162. .instance_init = mphi_init,
  163. .class_init = mphi_class_init,
  164. };
  165. static void bcm2835_mphi_register_types(void)
  166. {
  167. type_register_static(&bcm2835_mphi_type_info);
  168. }
  169. type_init(bcm2835_mphi_register_types)