2
0

aspeed_xdma.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * ASPEED XDMA Controller
  3. * Eddie James <eajames@linux.ibm.com>
  4. *
  5. * Copyright (C) 2019 IBM Corp
  6. * SPDX-License-Identifier: GPL-2.0-or-later
  7. */
  8. #include "qemu/osdep.h"
  9. #include "qemu/log.h"
  10. #include "qemu/error-report.h"
  11. #include "hw/irq.h"
  12. #include "hw/misc/aspeed_xdma.h"
  13. #include "migration/vmstate.h"
  14. #include "qapi/error.h"
  15. #include "trace.h"
  16. #define XDMA_BMC_CMDQ_ADDR 0x10
  17. #define XDMA_BMC_CMDQ_ENDP 0x14
  18. #define XDMA_BMC_CMDQ_WRP 0x18
  19. #define XDMA_BMC_CMDQ_W_MASK 0x0003FFFF
  20. #define XDMA_BMC_CMDQ_RDP 0x1C
  21. #define XDMA_BMC_CMDQ_RDP_MAGIC 0xEE882266
  22. #define XDMA_IRQ_ENG_CTRL 0x20
  23. #define XDMA_IRQ_ENG_CTRL_US_COMP BIT(4)
  24. #define XDMA_IRQ_ENG_CTRL_DS_COMP BIT(5)
  25. #define XDMA_IRQ_ENG_CTRL_W_MASK 0xBFEFF07F
  26. #define XDMA_IRQ_ENG_STAT 0x24
  27. #define XDMA_IRQ_ENG_STAT_US_COMP BIT(4)
  28. #define XDMA_IRQ_ENG_STAT_DS_COMP BIT(5)
  29. #define XDMA_IRQ_ENG_STAT_RESET 0xF8000000
  30. #define XDMA_AST2600_BMC_CMDQ_ADDR 0x14
  31. #define XDMA_AST2600_BMC_CMDQ_ENDP 0x18
  32. #define XDMA_AST2600_BMC_CMDQ_WRP 0x1c
  33. #define XDMA_AST2600_BMC_CMDQ_RDP 0x20
  34. #define XDMA_AST2600_IRQ_CTRL 0x38
  35. #define XDMA_AST2600_IRQ_CTRL_US_COMP BIT(16)
  36. #define XDMA_AST2600_IRQ_CTRL_DS_COMP BIT(17)
  37. #define XDMA_AST2600_IRQ_CTRL_W_MASK 0x017003FF
  38. #define XDMA_AST2600_IRQ_STATUS 0x3c
  39. #define XDMA_AST2600_IRQ_STATUS_US_COMP BIT(16)
  40. #define XDMA_AST2600_IRQ_STATUS_DS_COMP BIT(17)
  41. #define XDMA_MEM_SIZE 0x1000
  42. #define TO_REG(addr) ((addr) / sizeof(uint32_t))
  43. static uint64_t aspeed_xdma_read(void *opaque, hwaddr addr, unsigned int size)
  44. {
  45. uint32_t val = 0;
  46. AspeedXDMAState *xdma = opaque;
  47. if (addr < ASPEED_XDMA_REG_SIZE) {
  48. val = xdma->regs[TO_REG(addr)];
  49. }
  50. return (uint64_t)val;
  51. }
  52. static void aspeed_xdma_write(void *opaque, hwaddr addr, uint64_t val,
  53. unsigned int size)
  54. {
  55. unsigned int idx;
  56. uint32_t val32 = (uint32_t)val;
  57. AspeedXDMAState *xdma = opaque;
  58. AspeedXDMAClass *axc = ASPEED_XDMA_GET_CLASS(xdma);
  59. if (addr >= ASPEED_XDMA_REG_SIZE) {
  60. return;
  61. }
  62. if (addr == axc->cmdq_endp) {
  63. xdma->regs[TO_REG(addr)] = val32 & XDMA_BMC_CMDQ_W_MASK;
  64. } else if (addr == axc->cmdq_wrp) {
  65. idx = TO_REG(addr);
  66. xdma->regs[idx] = val32 & XDMA_BMC_CMDQ_W_MASK;
  67. xdma->regs[TO_REG(axc->cmdq_rdp)] = xdma->regs[idx];
  68. trace_aspeed_xdma_write(addr, val);
  69. if (xdma->bmc_cmdq_readp_set) {
  70. xdma->bmc_cmdq_readp_set = 0;
  71. } else {
  72. xdma->regs[TO_REG(axc->intr_status)] |= axc->intr_complete;
  73. if (xdma->regs[TO_REG(axc->intr_ctrl)] & axc->intr_complete) {
  74. qemu_irq_raise(xdma->irq);
  75. }
  76. }
  77. } else if (addr == axc->cmdq_rdp) {
  78. trace_aspeed_xdma_write(addr, val);
  79. if (val32 == XDMA_BMC_CMDQ_RDP_MAGIC) {
  80. xdma->bmc_cmdq_readp_set = 1;
  81. }
  82. } else if (addr == axc->intr_ctrl) {
  83. xdma->regs[TO_REG(addr)] = val32 & axc->intr_ctrl_mask;
  84. } else if (addr == axc->intr_status) {
  85. trace_aspeed_xdma_write(addr, val);
  86. idx = TO_REG(addr);
  87. if (val32 & axc->intr_complete) {
  88. xdma->regs[idx] &= ~axc->intr_complete;
  89. qemu_irq_lower(xdma->irq);
  90. }
  91. } else {
  92. xdma->regs[TO_REG(addr)] = val32;
  93. }
  94. }
  95. static const MemoryRegionOps aspeed_xdma_ops = {
  96. .read = aspeed_xdma_read,
  97. .write = aspeed_xdma_write,
  98. .endianness = DEVICE_NATIVE_ENDIAN,
  99. .valid.min_access_size = 4,
  100. .valid.max_access_size = 4,
  101. };
  102. static void aspeed_xdma_realize(DeviceState *dev, Error **errp)
  103. {
  104. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  105. AspeedXDMAState *xdma = ASPEED_XDMA(dev);
  106. sysbus_init_irq(sbd, &xdma->irq);
  107. memory_region_init_io(&xdma->iomem, OBJECT(xdma), &aspeed_xdma_ops, xdma,
  108. TYPE_ASPEED_XDMA, XDMA_MEM_SIZE);
  109. sysbus_init_mmio(sbd, &xdma->iomem);
  110. }
  111. static void aspeed_xdma_reset(DeviceState *dev)
  112. {
  113. AspeedXDMAState *xdma = ASPEED_XDMA(dev);
  114. AspeedXDMAClass *axc = ASPEED_XDMA_GET_CLASS(xdma);
  115. xdma->bmc_cmdq_readp_set = 0;
  116. memset(xdma->regs, 0, ASPEED_XDMA_REG_SIZE);
  117. xdma->regs[TO_REG(axc->intr_status)] = XDMA_IRQ_ENG_STAT_RESET;
  118. qemu_irq_lower(xdma->irq);
  119. }
  120. static const VMStateDescription aspeed_xdma_vmstate = {
  121. .name = TYPE_ASPEED_XDMA,
  122. .version_id = 1,
  123. .fields = (const VMStateField[]) {
  124. VMSTATE_UINT32_ARRAY(regs, AspeedXDMAState, ASPEED_XDMA_NUM_REGS),
  125. VMSTATE_END_OF_LIST(),
  126. },
  127. };
  128. static void aspeed_2600_xdma_class_init(ObjectClass *klass, void *data)
  129. {
  130. DeviceClass *dc = DEVICE_CLASS(klass);
  131. AspeedXDMAClass *axc = ASPEED_XDMA_CLASS(klass);
  132. dc->desc = "ASPEED 2600 XDMA Controller";
  133. axc->cmdq_endp = XDMA_AST2600_BMC_CMDQ_ENDP;
  134. axc->cmdq_wrp = XDMA_AST2600_BMC_CMDQ_WRP;
  135. axc->cmdq_rdp = XDMA_AST2600_BMC_CMDQ_RDP;
  136. axc->intr_ctrl = XDMA_AST2600_IRQ_CTRL;
  137. axc->intr_ctrl_mask = XDMA_AST2600_IRQ_CTRL_W_MASK;
  138. axc->intr_status = XDMA_AST2600_IRQ_STATUS;
  139. axc->intr_complete = XDMA_AST2600_IRQ_STATUS_US_COMP |
  140. XDMA_AST2600_IRQ_STATUS_DS_COMP;
  141. }
  142. static const TypeInfo aspeed_2600_xdma_info = {
  143. .name = TYPE_ASPEED_2600_XDMA,
  144. .parent = TYPE_ASPEED_XDMA,
  145. .class_init = aspeed_2600_xdma_class_init,
  146. };
  147. static void aspeed_2500_xdma_class_init(ObjectClass *klass, void *data)
  148. {
  149. DeviceClass *dc = DEVICE_CLASS(klass);
  150. AspeedXDMAClass *axc = ASPEED_XDMA_CLASS(klass);
  151. dc->desc = "ASPEED 2500 XDMA Controller";
  152. axc->cmdq_endp = XDMA_BMC_CMDQ_ENDP;
  153. axc->cmdq_wrp = XDMA_BMC_CMDQ_WRP;
  154. axc->cmdq_rdp = XDMA_BMC_CMDQ_RDP;
  155. axc->intr_ctrl = XDMA_IRQ_ENG_CTRL;
  156. axc->intr_ctrl_mask = XDMA_IRQ_ENG_CTRL_W_MASK;
  157. axc->intr_status = XDMA_IRQ_ENG_STAT;
  158. axc->intr_complete = XDMA_IRQ_ENG_STAT_US_COMP | XDMA_IRQ_ENG_STAT_DS_COMP;
  159. };
  160. static const TypeInfo aspeed_2500_xdma_info = {
  161. .name = TYPE_ASPEED_2500_XDMA,
  162. .parent = TYPE_ASPEED_XDMA,
  163. .class_init = aspeed_2500_xdma_class_init,
  164. };
  165. static void aspeed_2400_xdma_class_init(ObjectClass *klass, void *data)
  166. {
  167. DeviceClass *dc = DEVICE_CLASS(klass);
  168. AspeedXDMAClass *axc = ASPEED_XDMA_CLASS(klass);
  169. dc->desc = "ASPEED 2400 XDMA Controller";
  170. axc->cmdq_endp = XDMA_BMC_CMDQ_ENDP;
  171. axc->cmdq_wrp = XDMA_BMC_CMDQ_WRP;
  172. axc->cmdq_rdp = XDMA_BMC_CMDQ_RDP;
  173. axc->intr_ctrl = XDMA_IRQ_ENG_CTRL;
  174. axc->intr_ctrl_mask = XDMA_IRQ_ENG_CTRL_W_MASK;
  175. axc->intr_status = XDMA_IRQ_ENG_STAT;
  176. axc->intr_complete = XDMA_IRQ_ENG_STAT_US_COMP | XDMA_IRQ_ENG_STAT_DS_COMP;
  177. };
  178. static const TypeInfo aspeed_2400_xdma_info = {
  179. .name = TYPE_ASPEED_2400_XDMA,
  180. .parent = TYPE_ASPEED_XDMA,
  181. .class_init = aspeed_2400_xdma_class_init,
  182. };
  183. static void aspeed_xdma_class_init(ObjectClass *classp, void *data)
  184. {
  185. DeviceClass *dc = DEVICE_CLASS(classp);
  186. dc->realize = aspeed_xdma_realize;
  187. device_class_set_legacy_reset(dc, aspeed_xdma_reset);
  188. dc->vmsd = &aspeed_xdma_vmstate;
  189. }
  190. static const TypeInfo aspeed_xdma_info = {
  191. .name = TYPE_ASPEED_XDMA,
  192. .parent = TYPE_SYS_BUS_DEVICE,
  193. .instance_size = sizeof(AspeedXDMAState),
  194. .class_init = aspeed_xdma_class_init,
  195. .class_size = sizeof(AspeedXDMAClass),
  196. .abstract = true,
  197. };
  198. static void aspeed_xdma_register_type(void)
  199. {
  200. type_register_static(&aspeed_xdma_info);
  201. type_register_static(&aspeed_2400_xdma_info);
  202. type_register_static(&aspeed_2500_xdma_info);
  203. type_register_static(&aspeed_2600_xdma_info);
  204. }
  205. type_init(aspeed_xdma_register_type);