aspeed_sdmc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703
  1. /*
  2. * ASPEED SDRAM Memory Controller
  3. *
  4. * Copyright (C) 2016 IBM Corp.
  5. *
  6. * This code is licensed under the GPL version 2 or later. See
  7. * the COPYING file in the top-level directory.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qemu/log.h"
  11. #include "qemu/module.h"
  12. #include "qemu/error-report.h"
  13. #include "hw/misc/aspeed_sdmc.h"
  14. #include "hw/qdev-properties.h"
  15. #include "migration/vmstate.h"
  16. #include "qapi/error.h"
  17. #include "trace.h"
  18. #include "qemu/units.h"
  19. #include "qemu/cutils.h"
  20. #include "qapi/visitor.h"
  21. /* Protection Key Register */
  22. #define R_PROT (0x00 / 4)
  23. #define PROT_UNLOCKED 0x01
  24. #define PROT_HARDLOCKED 0x10 /* AST2600 */
  25. #define PROT_SOFTLOCKED 0x00
  26. #define PROT_KEY_UNLOCK 0xFC600309
  27. #define PROT_2700_KEY_UNLOCK 0x1688A8A8
  28. #define PROT_KEY_HARDLOCK 0xDEADDEAD /* AST2600 */
  29. /* Configuration Register */
  30. #define R_CONF (0x04 / 4)
  31. /* Interrupt control/status */
  32. #define R_ISR (0x50 / 4)
  33. /* Control/Status Register #1 (ast2500) */
  34. #define R_STATUS1 (0x60 / 4)
  35. #define PHY_BUSY_STATE BIT(0)
  36. #define PHY_PLL_LOCK_STATUS BIT(4)
  37. /* Reserved */
  38. #define R_MCR6C (0x6c / 4)
  39. #define R_ECC_TEST_CTRL (0x70 / 4)
  40. #define ECC_TEST_FINISHED BIT(12)
  41. #define ECC_TEST_FAIL BIT(13)
  42. #define R_TEST_START_LEN (0x74 / 4)
  43. #define R_TEST_FAIL_DQ (0x78 / 4)
  44. #define R_TEST_INIT_VAL (0x7c / 4)
  45. #define R_DRAM_SW (0x88 / 4)
  46. #define R_DRAM_TIME (0x8c / 4)
  47. #define R_ECC_ERR_INJECT (0xb4 / 4)
  48. /* AST2700 Register */
  49. #define R_2700_PROT (0x00 / 4)
  50. #define R_INT_STATUS (0x04 / 4)
  51. #define R_INT_CLEAR (0x08 / 4)
  52. #define R_INT_MASK (0x0c / 4)
  53. #define R_MAIN_CONF (0x10 / 4)
  54. #define R_MAIN_CONTROL (0x14 / 4)
  55. #define R_MAIN_STATUS (0x18 / 4)
  56. #define R_ERR_STATUS (0x1c / 4)
  57. #define R_ECC_FAIL_STATUS (0x78 / 4)
  58. #define R_ECC_FAIL_ADDR (0x7c / 4)
  59. #define R_ECC_TESTING_CONTROL (0x80 / 4)
  60. #define R_PROT_REGION_LOCK_STATUS (0x94 / 4)
  61. #define R_TEST_FAIL_ADDR (0xd4 / 4)
  62. #define R_TEST_FAIL_D0 (0xd8 / 4)
  63. #define R_TEST_FAIL_D1 (0xdc / 4)
  64. #define R_TEST_FAIL_D2 (0xe0 / 4)
  65. #define R_TEST_FAIL_D3 (0xe4 / 4)
  66. #define R_DBG_STATUS (0xf4 / 4)
  67. #define R_PHY_INTERFACE_STATUS (0xf8 / 4)
  68. #define R_GRAPHIC_MEM_BASE_ADDR (0x10c / 4)
  69. #define R_PORT0_INTERFACE_MONITOR0 (0x240 / 4)
  70. #define R_PORT0_INTERFACE_MONITOR1 (0x244 / 4)
  71. #define R_PORT0_INTERFACE_MONITOR2 (0x248 / 4)
  72. #define R_PORT1_INTERFACE_MONITOR0 (0x2c0 / 4)
  73. #define R_PORT1_INTERFACE_MONITOR1 (0x2c4 / 4)
  74. #define R_PORT1_INTERFACE_MONITOR2 (0x2c8 / 4)
  75. #define R_PORT2_INTERFACE_MONITOR0 (0x340 / 4)
  76. #define R_PORT2_INTERFACE_MONITOR1 (0x344 / 4)
  77. #define R_PORT2_INTERFACE_MONITOR2 (0x348 / 4)
  78. #define R_PORT3_INTERFACE_MONITOR0 (0x3c0 / 4)
  79. #define R_PORT3_INTERFACE_MONITOR1 (0x3c4 / 4)
  80. #define R_PORT3_INTERFACE_MONITOR2 (0x3c8 / 4)
  81. #define R_PORT4_INTERFACE_MONITOR0 (0x440 / 4)
  82. #define R_PORT4_INTERFACE_MONITOR1 (0x444 / 4)
  83. #define R_PORT4_INTERFACE_MONITOR2 (0x448 / 4)
  84. #define R_PORT5_INTERFACE_MONITOR0 (0x4c0 / 4)
  85. #define R_PORT5_INTERFACE_MONITOR1 (0x4c4 / 4)
  86. #define R_PORT5_INTERFACE_MONITOR2 (0x4c8 / 4)
  87. /*
  88. * Configuration register Ox4 (for Aspeed AST2400 SOC)
  89. *
  90. * These are for the record and future use. ASPEED_SDMC_DRAM_SIZE is
  91. * what we care about right now as it is checked by U-Boot to
  92. * determine the RAM size.
  93. */
  94. #define ASPEED_SDMC_RESERVED 0xFFFFF800 /* 31:11 reserved */
  95. #define ASPEED_SDMC_AST2300_COMPAT (1 << 10)
  96. #define ASPEED_SDMC_SCRAMBLE_PATTERN (1 << 9)
  97. #define ASPEED_SDMC_DATA_SCRAMBLE (1 << 8)
  98. #define ASPEED_SDMC_ECC_ENABLE (1 << 7)
  99. #define ASPEED_SDMC_VGA_COMPAT (1 << 6) /* readonly */
  100. #define ASPEED_SDMC_DRAM_BANK (1 << 5)
  101. #define ASPEED_SDMC_DRAM_BURST (1 << 4)
  102. #define ASPEED_SDMC_VGA_APERTURE(x) ((x & 0x3) << 2) /* readonly */
  103. #define ASPEED_SDMC_VGA_8MB 0x0
  104. #define ASPEED_SDMC_VGA_16MB 0x1
  105. #define ASPEED_SDMC_VGA_32MB 0x2
  106. #define ASPEED_SDMC_VGA_64MB 0x3
  107. #define ASPEED_SDMC_DRAM_SIZE(x) (x & 0x3)
  108. #define ASPEED_SDMC_READONLY_MASK \
  109. (ASPEED_SDMC_RESERVED | ASPEED_SDMC_VGA_COMPAT | \
  110. ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB))
  111. /*
  112. * Configuration register Ox4 (for Aspeed AST2500 SOC and higher)
  113. *
  114. * Incompatibilities are annotated in the list. ASPEED_SDMC_HW_VERSION
  115. * should be set to 1 for the AST2500 SOC.
  116. */
  117. #define ASPEED_SDMC_HW_VERSION(x) ((x & 0xf) << 28) /* readonly */
  118. #define ASPEED_SDMC_SW_VERSION ((x & 0xff) << 20)
  119. #define ASPEED_SDMC_CACHE_INITIAL_DONE (1 << 19) /* readonly */
  120. #define ASPEED_SDMC_AST2500_RESERVED 0x7C000 /* 18:14 reserved */
  121. #define ASPEED_SDMC_CACHE_DDR4_CONF (1 << 13)
  122. #define ASPEED_SDMC_CACHE_INITIAL (1 << 12)
  123. #define ASPEED_SDMC_CACHE_RANGE_CTRL (1 << 11)
  124. #define ASPEED_SDMC_CACHE_ENABLE (1 << 10) /* differs from AST2400 */
  125. #define ASPEED_SDMC_DRAM_TYPE (1 << 4) /* differs from AST2400 */
  126. #define ASPEED_SDMC_AST2500_READONLY_MASK \
  127. (ASPEED_SDMC_HW_VERSION(0xf) | ASPEED_SDMC_CACHE_INITIAL_DONE | \
  128. ASPEED_SDMC_AST2500_RESERVED | ASPEED_SDMC_VGA_COMPAT | \
  129. ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB))
  130. /*
  131. * Main Configuration register Ox10 (for Aspeed AST2700 SOC and higher)
  132. *
  133. */
  134. #define ASPEED_SDMC_AST2700_RESERVED 0xFFFF2082 /* 31:16, 13, 7, 1 */
  135. #define ASPEED_SDMC_AST2700_DATA_SCRAMBLE (1 << 8)
  136. #define ASPEED_SDMC_AST2700_ECC_ENABLE (1 << 6)
  137. #define ASPEED_SDMC_AST2700_PAGE_MATCHING_ENABLE (1 << 5)
  138. #define ASPEED_SDMC_AST2700_DRAM_SIZE(x) ((x & 0x7) << 2)
  139. #define ASPEED_SDMC_AST2700_READONLY_MASK \
  140. (ASPEED_SDMC_AST2700_RESERVED)
  141. static uint64_t aspeed_sdmc_read(void *opaque, hwaddr addr, unsigned size)
  142. {
  143. AspeedSDMCState *s = ASPEED_SDMC(opaque);
  144. addr >>= 2;
  145. if (addr >= ARRAY_SIZE(s->regs)) {
  146. qemu_log_mask(LOG_GUEST_ERROR,
  147. "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
  148. __func__, addr * 4);
  149. return 0;
  150. }
  151. trace_aspeed_sdmc_read(addr, s->regs[addr]);
  152. return s->regs[addr];
  153. }
  154. static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data,
  155. unsigned int size)
  156. {
  157. AspeedSDMCState *s = ASPEED_SDMC(opaque);
  158. AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s);
  159. addr >>= 2;
  160. if (addr >= ARRAY_SIZE(s->regs)) {
  161. qemu_log_mask(LOG_GUEST_ERROR,
  162. "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
  163. __func__, addr);
  164. return;
  165. }
  166. trace_aspeed_sdmc_write(addr, data);
  167. asc->write(s, addr, data);
  168. }
  169. static const MemoryRegionOps aspeed_sdmc_ops = {
  170. .read = aspeed_sdmc_read,
  171. .write = aspeed_sdmc_write,
  172. .endianness = DEVICE_LITTLE_ENDIAN,
  173. .valid.min_access_size = 4,
  174. .valid.max_access_size = 4,
  175. };
  176. static void aspeed_sdmc_reset(DeviceState *dev)
  177. {
  178. AspeedSDMCState *s = ASPEED_SDMC(dev);
  179. AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s);
  180. memset(s->regs, 0, sizeof(s->regs));
  181. /* Set ram size bit and defaults values */
  182. s->regs[R_CONF] = asc->compute_conf(s, 0);
  183. /*
  184. * PHY status:
  185. * - set phy status ok (set bit 1)
  186. * - initial PVT calibration ok (clear bit 3)
  187. * - runtime calibration ok (clear bit 5)
  188. */
  189. s->regs[0x100] = BIT(1);
  190. /* PHY eye window: set all as passing */
  191. s->regs[0x100 | (0x68 / 4)] = 0xff;
  192. s->regs[0x100 | (0x7c / 4)] = 0xff;
  193. s->regs[0x100 | (0x50 / 4)] = 0xfffffff;
  194. }
  195. static void aspeed_sdmc_get_ram_size(Object *obj, Visitor *v, const char *name,
  196. void *opaque, Error **errp)
  197. {
  198. AspeedSDMCState *s = ASPEED_SDMC(obj);
  199. int64_t value = s->ram_size;
  200. visit_type_int(v, name, &value, errp);
  201. }
  202. static void aspeed_sdmc_set_ram_size(Object *obj, Visitor *v, const char *name,
  203. void *opaque, Error **errp)
  204. {
  205. int i;
  206. char *sz;
  207. int64_t value;
  208. AspeedSDMCState *s = ASPEED_SDMC(obj);
  209. AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s);
  210. if (!visit_type_int(v, name, &value, errp)) {
  211. return;
  212. }
  213. for (i = 0; asc->valid_ram_sizes[i]; i++) {
  214. if (value == asc->valid_ram_sizes[i]) {
  215. s->ram_size = value;
  216. return;
  217. }
  218. }
  219. sz = size_to_str(value);
  220. error_setg(errp, "Invalid RAM size %s", sz);
  221. g_free(sz);
  222. }
  223. static void aspeed_sdmc_initfn(Object *obj)
  224. {
  225. object_property_add(obj, "ram-size", "int",
  226. aspeed_sdmc_get_ram_size, aspeed_sdmc_set_ram_size,
  227. NULL, NULL);
  228. }
  229. static void aspeed_sdmc_realize(DeviceState *dev, Error **errp)
  230. {
  231. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  232. AspeedSDMCState *s = ASPEED_SDMC(dev);
  233. AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s);
  234. assert(asc->max_ram_size < 4 * GiB || asc->is_bus64bit);
  235. if (!s->ram_size) {
  236. error_setg(errp, "RAM size is not set");
  237. return;
  238. }
  239. s->max_ram_size = asc->max_ram_size;
  240. memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_sdmc_ops, s,
  241. TYPE_ASPEED_SDMC, 0x1000);
  242. sysbus_init_mmio(sbd, &s->iomem);
  243. }
  244. static const VMStateDescription vmstate_aspeed_sdmc = {
  245. .name = "aspeed.sdmc",
  246. .version_id = 2,
  247. .minimum_version_id = 2,
  248. .fields = (const VMStateField[]) {
  249. VMSTATE_UINT32_ARRAY(regs, AspeedSDMCState, ASPEED_SDMC_NR_REGS),
  250. VMSTATE_END_OF_LIST()
  251. }
  252. };
  253. static const Property aspeed_sdmc_properties[] = {
  254. DEFINE_PROP_UINT64("max-ram-size", AspeedSDMCState, max_ram_size, 0),
  255. DEFINE_PROP_BOOL("unlocked", AspeedSDMCState, unlocked, false),
  256. };
  257. static void aspeed_sdmc_class_init(ObjectClass *klass, void *data)
  258. {
  259. DeviceClass *dc = DEVICE_CLASS(klass);
  260. dc->realize = aspeed_sdmc_realize;
  261. device_class_set_legacy_reset(dc, aspeed_sdmc_reset);
  262. dc->desc = "ASPEED SDRAM Memory Controller";
  263. dc->vmsd = &vmstate_aspeed_sdmc;
  264. device_class_set_props(dc, aspeed_sdmc_properties);
  265. }
  266. static const TypeInfo aspeed_sdmc_info = {
  267. .name = TYPE_ASPEED_SDMC,
  268. .parent = TYPE_SYS_BUS_DEVICE,
  269. .instance_size = sizeof(AspeedSDMCState),
  270. .instance_init = aspeed_sdmc_initfn,
  271. .class_init = aspeed_sdmc_class_init,
  272. .class_size = sizeof(AspeedSDMCClass),
  273. .abstract = true,
  274. };
  275. static int aspeed_sdmc_get_ram_bits(AspeedSDMCState *s)
  276. {
  277. AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s);
  278. int i;
  279. /*
  280. * The bitfield value encoding the RAM size is the index of the
  281. * possible RAM size array
  282. */
  283. for (i = 0; asc->valid_ram_sizes[i]; i++) {
  284. if (s->ram_size == asc->valid_ram_sizes[i]) {
  285. return i;
  286. }
  287. }
  288. /*
  289. * Invalid RAM sizes should have been excluded when setting the
  290. * SoC RAM size.
  291. */
  292. g_assert_not_reached();
  293. }
  294. static uint32_t aspeed_2400_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data)
  295. {
  296. uint32_t fixed_conf = ASPEED_SDMC_VGA_COMPAT |
  297. ASPEED_SDMC_DRAM_SIZE(aspeed_sdmc_get_ram_bits(s));
  298. /* Make sure readonly bits are kept */
  299. data &= ~ASPEED_SDMC_READONLY_MASK;
  300. return data | fixed_conf;
  301. }
  302. static void aspeed_2400_sdmc_write(AspeedSDMCState *s, uint32_t reg,
  303. uint32_t data)
  304. {
  305. if (reg == R_PROT) {
  306. s->regs[reg] =
  307. (data == PROT_KEY_UNLOCK) ? PROT_UNLOCKED : PROT_SOFTLOCKED;
  308. return;
  309. }
  310. if (!s->regs[R_PROT]) {
  311. qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__);
  312. return;
  313. }
  314. switch (reg) {
  315. case R_CONF:
  316. data = aspeed_2400_sdmc_compute_conf(s, data);
  317. break;
  318. default:
  319. break;
  320. }
  321. s->regs[reg] = data;
  322. }
  323. static const uint64_t
  324. aspeed_2400_ram_sizes[] = { 64 * MiB, 128 * MiB, 256 * MiB, 512 * MiB, 0};
  325. static void aspeed_2400_sdmc_class_init(ObjectClass *klass, void *data)
  326. {
  327. DeviceClass *dc = DEVICE_CLASS(klass);
  328. AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass);
  329. dc->desc = "ASPEED 2400 SDRAM Memory Controller";
  330. asc->max_ram_size = 512 * MiB;
  331. asc->compute_conf = aspeed_2400_sdmc_compute_conf;
  332. asc->write = aspeed_2400_sdmc_write;
  333. asc->valid_ram_sizes = aspeed_2400_ram_sizes;
  334. }
  335. static const TypeInfo aspeed_2400_sdmc_info = {
  336. .name = TYPE_ASPEED_2400_SDMC,
  337. .parent = TYPE_ASPEED_SDMC,
  338. .class_init = aspeed_2400_sdmc_class_init,
  339. };
  340. static uint32_t aspeed_2500_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data)
  341. {
  342. uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(1) |
  343. ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) |
  344. ASPEED_SDMC_CACHE_INITIAL_DONE |
  345. ASPEED_SDMC_DRAM_SIZE(aspeed_sdmc_get_ram_bits(s));
  346. /* Make sure readonly bits are kept */
  347. data &= ~ASPEED_SDMC_AST2500_READONLY_MASK;
  348. return data | fixed_conf;
  349. }
  350. static void aspeed_2500_sdmc_write(AspeedSDMCState *s, uint32_t reg,
  351. uint32_t data)
  352. {
  353. if (reg == R_PROT) {
  354. s->regs[reg] =
  355. (data == PROT_KEY_UNLOCK) ? PROT_UNLOCKED : PROT_SOFTLOCKED;
  356. return;
  357. }
  358. if (!s->regs[R_PROT]) {
  359. qemu_log_mask(LOG_GUEST_ERROR, "%s: SDMC is locked!\n", __func__);
  360. return;
  361. }
  362. switch (reg) {
  363. case R_CONF:
  364. data = aspeed_2500_sdmc_compute_conf(s, data);
  365. break;
  366. case R_STATUS1:
  367. /* Will never return 'busy' */
  368. data &= ~PHY_BUSY_STATE;
  369. break;
  370. case R_ECC_TEST_CTRL:
  371. /* Always done, always happy */
  372. data |= ECC_TEST_FINISHED;
  373. data &= ~ECC_TEST_FAIL;
  374. break;
  375. default:
  376. break;
  377. }
  378. s->regs[reg] = data;
  379. }
  380. static const uint64_t
  381. aspeed_2500_ram_sizes[] = { 128 * MiB, 256 * MiB, 512 * MiB, 1024 * MiB, 0};
  382. static void aspeed_2500_sdmc_class_init(ObjectClass *klass, void *data)
  383. {
  384. DeviceClass *dc = DEVICE_CLASS(klass);
  385. AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass);
  386. dc->desc = "ASPEED 2500 SDRAM Memory Controller";
  387. asc->max_ram_size = 1 * GiB;
  388. asc->compute_conf = aspeed_2500_sdmc_compute_conf;
  389. asc->write = aspeed_2500_sdmc_write;
  390. asc->valid_ram_sizes = aspeed_2500_ram_sizes;
  391. }
  392. static const TypeInfo aspeed_2500_sdmc_info = {
  393. .name = TYPE_ASPEED_2500_SDMC,
  394. .parent = TYPE_ASPEED_SDMC,
  395. .class_init = aspeed_2500_sdmc_class_init,
  396. };
  397. static uint32_t aspeed_2600_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data)
  398. {
  399. uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(3) |
  400. ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) |
  401. ASPEED_SDMC_DRAM_SIZE(aspeed_sdmc_get_ram_bits(s));
  402. /* Make sure readonly bits are kept (use ast2500 mask) */
  403. data &= ~ASPEED_SDMC_AST2500_READONLY_MASK;
  404. return data | fixed_conf;
  405. }
  406. static void aspeed_2600_sdmc_write(AspeedSDMCState *s, uint32_t reg,
  407. uint32_t data)
  408. {
  409. /* Unprotected registers */
  410. switch (reg) {
  411. case R_ISR:
  412. case R_MCR6C:
  413. case R_TEST_START_LEN:
  414. case R_TEST_FAIL_DQ:
  415. case R_TEST_INIT_VAL:
  416. case R_DRAM_SW:
  417. case R_DRAM_TIME:
  418. case R_ECC_ERR_INJECT:
  419. s->regs[reg] = data;
  420. return;
  421. }
  422. if (s->regs[R_PROT] == PROT_HARDLOCKED) {
  423. qemu_log_mask(LOG_GUEST_ERROR,
  424. "%s: SDMC is locked until system reset!\n",
  425. __func__);
  426. return;
  427. }
  428. if (reg != R_PROT && s->regs[R_PROT] == PROT_SOFTLOCKED) {
  429. qemu_log_mask(LOG_GUEST_ERROR,
  430. "%s: SDMC is locked! (write to MCR%02x blocked)\n",
  431. __func__, reg * 4);
  432. return;
  433. }
  434. switch (reg) {
  435. case R_PROT:
  436. if (data == PROT_KEY_UNLOCK) {
  437. data = PROT_UNLOCKED;
  438. } else if (data == PROT_KEY_HARDLOCK) {
  439. data = PROT_HARDLOCKED;
  440. } else {
  441. data = PROT_SOFTLOCKED;
  442. }
  443. break;
  444. case R_CONF:
  445. data = aspeed_2600_sdmc_compute_conf(s, data);
  446. break;
  447. case R_STATUS1:
  448. /* Will never return 'busy'. 'lock status' is always set */
  449. data &= ~PHY_BUSY_STATE;
  450. data |= PHY_PLL_LOCK_STATUS;
  451. break;
  452. case R_ECC_TEST_CTRL:
  453. /* Always done, always happy */
  454. data |= ECC_TEST_FINISHED;
  455. data &= ~ECC_TEST_FAIL;
  456. break;
  457. default:
  458. break;
  459. }
  460. s->regs[reg] = data;
  461. }
  462. static const uint64_t
  463. aspeed_2600_ram_sizes[] = { 256 * MiB, 512 * MiB, 1024 * MiB, 2048 * MiB, 0};
  464. static void aspeed_2600_sdmc_class_init(ObjectClass *klass, void *data)
  465. {
  466. DeviceClass *dc = DEVICE_CLASS(klass);
  467. AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass);
  468. dc->desc = "ASPEED 2600 SDRAM Memory Controller";
  469. asc->max_ram_size = 2 * GiB;
  470. asc->compute_conf = aspeed_2600_sdmc_compute_conf;
  471. asc->write = aspeed_2600_sdmc_write;
  472. asc->valid_ram_sizes = aspeed_2600_ram_sizes;
  473. }
  474. static const TypeInfo aspeed_2600_sdmc_info = {
  475. .name = TYPE_ASPEED_2600_SDMC,
  476. .parent = TYPE_ASPEED_SDMC,
  477. .class_init = aspeed_2600_sdmc_class_init,
  478. };
  479. static void aspeed_2700_sdmc_reset(DeviceState *dev)
  480. {
  481. AspeedSDMCState *s = ASPEED_SDMC(dev);
  482. AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s);
  483. memset(s->regs, 0, sizeof(s->regs));
  484. /* Set ram size bit and defaults values */
  485. s->regs[R_MAIN_CONF] = asc->compute_conf(s, 0);
  486. if (s->unlocked) {
  487. s->regs[R_2700_PROT] = PROT_UNLOCKED;
  488. }
  489. }
  490. static uint32_t aspeed_2700_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data)
  491. {
  492. uint32_t fixed_conf = ASPEED_SDMC_AST2700_PAGE_MATCHING_ENABLE |
  493. ASPEED_SDMC_AST2700_DRAM_SIZE(aspeed_sdmc_get_ram_bits(s));
  494. /* Make sure readonly bits are kept */
  495. data &= ~ASPEED_SDMC_AST2700_READONLY_MASK;
  496. return data | fixed_conf;
  497. }
  498. static void aspeed_2700_sdmc_write(AspeedSDMCState *s, uint32_t reg,
  499. uint32_t data)
  500. {
  501. /* Unprotected registers */
  502. switch (reg) {
  503. case R_INT_STATUS:
  504. case R_INT_CLEAR:
  505. case R_INT_MASK:
  506. case R_ERR_STATUS:
  507. case R_ECC_FAIL_STATUS:
  508. case R_ECC_FAIL_ADDR:
  509. case R_PROT_REGION_LOCK_STATUS:
  510. case R_TEST_FAIL_ADDR:
  511. case R_TEST_FAIL_D0:
  512. case R_TEST_FAIL_D1:
  513. case R_TEST_FAIL_D2:
  514. case R_TEST_FAIL_D3:
  515. case R_DBG_STATUS:
  516. case R_PHY_INTERFACE_STATUS:
  517. case R_GRAPHIC_MEM_BASE_ADDR:
  518. case R_PORT0_INTERFACE_MONITOR0:
  519. case R_PORT0_INTERFACE_MONITOR1:
  520. case R_PORT0_INTERFACE_MONITOR2:
  521. case R_PORT1_INTERFACE_MONITOR0:
  522. case R_PORT1_INTERFACE_MONITOR1:
  523. case R_PORT1_INTERFACE_MONITOR2:
  524. case R_PORT2_INTERFACE_MONITOR0:
  525. case R_PORT2_INTERFACE_MONITOR1:
  526. case R_PORT2_INTERFACE_MONITOR2:
  527. case R_PORT3_INTERFACE_MONITOR0:
  528. case R_PORT3_INTERFACE_MONITOR1:
  529. case R_PORT3_INTERFACE_MONITOR2:
  530. case R_PORT4_INTERFACE_MONITOR0:
  531. case R_PORT4_INTERFACE_MONITOR1:
  532. case R_PORT4_INTERFACE_MONITOR2:
  533. case R_PORT5_INTERFACE_MONITOR0:
  534. case R_PORT5_INTERFACE_MONITOR1:
  535. case R_PORT5_INTERFACE_MONITOR2:
  536. s->regs[reg] = data;
  537. return;
  538. }
  539. if (s->regs[R_2700_PROT] == PROT_HARDLOCKED) {
  540. qemu_log_mask(LOG_GUEST_ERROR,
  541. "%s: SDMC is locked until system reset!\n",
  542. __func__);
  543. return;
  544. }
  545. if (reg != R_2700_PROT && s->regs[R_2700_PROT] == PROT_SOFTLOCKED) {
  546. qemu_log_mask(LOG_GUEST_ERROR,
  547. "%s: SDMC is locked! (write to MCR%02x blocked)\n",
  548. __func__, reg * 4);
  549. return;
  550. }
  551. switch (reg) {
  552. case R_2700_PROT:
  553. if (data == PROT_2700_KEY_UNLOCK) {
  554. data = PROT_UNLOCKED;
  555. } else if (data == PROT_KEY_HARDLOCK) {
  556. data = PROT_HARDLOCKED;
  557. } else {
  558. data = PROT_SOFTLOCKED;
  559. }
  560. break;
  561. case R_MAIN_CONF:
  562. data = aspeed_2700_sdmc_compute_conf(s, data);
  563. break;
  564. case R_MAIN_STATUS:
  565. /* Will never return 'busy'. */
  566. data &= ~PHY_BUSY_STATE;
  567. break;
  568. default:
  569. break;
  570. }
  571. s->regs[reg] = data;
  572. }
  573. static const uint64_t
  574. aspeed_2700_ram_sizes[] = { 256 * MiB, 512 * MiB, 1024 * MiB,
  575. 2048 * MiB, 4096 * MiB, 8192 * MiB, 0};
  576. static void aspeed_2700_sdmc_class_init(ObjectClass *klass, void *data)
  577. {
  578. DeviceClass *dc = DEVICE_CLASS(klass);
  579. AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass);
  580. dc->desc = "ASPEED 2700 SDRAM Memory Controller";
  581. device_class_set_legacy_reset(dc, aspeed_2700_sdmc_reset);
  582. asc->is_bus64bit = true;
  583. asc->max_ram_size = 8 * GiB;
  584. asc->compute_conf = aspeed_2700_sdmc_compute_conf;
  585. asc->write = aspeed_2700_sdmc_write;
  586. asc->valid_ram_sizes = aspeed_2700_ram_sizes;
  587. }
  588. static const TypeInfo aspeed_2700_sdmc_info = {
  589. .name = TYPE_ASPEED_2700_SDMC,
  590. .parent = TYPE_ASPEED_SDMC,
  591. .class_init = aspeed_2700_sdmc_class_init,
  592. };
  593. static void aspeed_sdmc_register_types(void)
  594. {
  595. type_register_static(&aspeed_sdmc_info);
  596. type_register_static(&aspeed_2400_sdmc_info);
  597. type_register_static(&aspeed_2500_sdmc_info);
  598. type_register_static(&aspeed_2600_sdmc_info);
  599. type_register_static(&aspeed_2700_sdmc_info);
  600. }
  601. type_init(aspeed_sdmc_register_types);