aspeed_lpc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. /*
  2. * ASPEED LPC Controller
  3. *
  4. * Copyright (C) 2017-2018 IBM Corp.
  5. *
  6. * This code is licensed under the GPL version 2 or later. See
  7. * the COPYING file in the top-level directory.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qemu/log.h"
  11. #include "qemu/error-report.h"
  12. #include "hw/misc/aspeed_lpc.h"
  13. #include "qapi/error.h"
  14. #include "qapi/visitor.h"
  15. #include "hw/irq.h"
  16. #include "hw/qdev-properties.h"
  17. #include "migration/vmstate.h"
  18. #define TO_REG(offset) ((offset) >> 2)
  19. #define HICR0 TO_REG(0x00)
  20. #define HICR0_LPC3E BIT(7)
  21. #define HICR0_LPC2E BIT(6)
  22. #define HICR0_LPC1E BIT(5)
  23. #define HICR1 TO_REG(0x04)
  24. #define HICR2 TO_REG(0x08)
  25. #define HICR2_IBFIE3 BIT(3)
  26. #define HICR2_IBFIE2 BIT(2)
  27. #define HICR2_IBFIE1 BIT(1)
  28. #define HICR3 TO_REG(0x0C)
  29. #define HICR4 TO_REG(0x10)
  30. #define HICR4_KCSENBL BIT(2)
  31. #define IDR1 TO_REG(0x24)
  32. #define IDR2 TO_REG(0x28)
  33. #define IDR3 TO_REG(0x2C)
  34. #define ODR1 TO_REG(0x30)
  35. #define ODR2 TO_REG(0x34)
  36. #define ODR3 TO_REG(0x38)
  37. #define STR1 TO_REG(0x3C)
  38. #define STR_OBF BIT(0)
  39. #define STR_IBF BIT(1)
  40. #define STR_CMD_DATA BIT(3)
  41. #define STR2 TO_REG(0x40)
  42. #define STR3 TO_REG(0x44)
  43. #define HICR5 TO_REG(0x80)
  44. #define HICR6 TO_REG(0x84)
  45. #define HICR7 TO_REG(0x88)
  46. #define HICR8 TO_REG(0x8C)
  47. #define HICRB TO_REG(0x100)
  48. #define HICRB_IBFIE4 BIT(1)
  49. #define HICRB_LPC4E BIT(0)
  50. #define IDR4 TO_REG(0x114)
  51. #define ODR4 TO_REG(0x118)
  52. #define STR4 TO_REG(0x11C)
  53. enum aspeed_kcs_channel_id {
  54. kcs_channel_1 = 0,
  55. kcs_channel_2,
  56. kcs_channel_3,
  57. kcs_channel_4,
  58. };
  59. static const enum aspeed_lpc_subdevice aspeed_kcs_subdevice_map[] = {
  60. [kcs_channel_1] = aspeed_lpc_kcs_1,
  61. [kcs_channel_2] = aspeed_lpc_kcs_2,
  62. [kcs_channel_3] = aspeed_lpc_kcs_3,
  63. [kcs_channel_4] = aspeed_lpc_kcs_4,
  64. };
  65. struct aspeed_kcs_channel {
  66. enum aspeed_kcs_channel_id id;
  67. int idr;
  68. int odr;
  69. int str;
  70. };
  71. static const struct aspeed_kcs_channel aspeed_kcs_channel_map[] = {
  72. [kcs_channel_1] = {
  73. .id = kcs_channel_1,
  74. .idr = IDR1,
  75. .odr = ODR1,
  76. .str = STR1
  77. },
  78. [kcs_channel_2] = {
  79. .id = kcs_channel_2,
  80. .idr = IDR2,
  81. .odr = ODR2,
  82. .str = STR2
  83. },
  84. [kcs_channel_3] = {
  85. .id = kcs_channel_3,
  86. .idr = IDR3,
  87. .odr = ODR3,
  88. .str = STR3
  89. },
  90. [kcs_channel_4] = {
  91. .id = kcs_channel_4,
  92. .idr = IDR4,
  93. .odr = ODR4,
  94. .str = STR4
  95. },
  96. };
  97. struct aspeed_kcs_register_data {
  98. const char *name;
  99. int reg;
  100. const struct aspeed_kcs_channel *chan;
  101. };
  102. static const struct aspeed_kcs_register_data aspeed_kcs_registers[] = {
  103. {
  104. .name = "idr1",
  105. .reg = IDR1,
  106. .chan = &aspeed_kcs_channel_map[kcs_channel_1],
  107. },
  108. {
  109. .name = "odr1",
  110. .reg = ODR1,
  111. .chan = &aspeed_kcs_channel_map[kcs_channel_1],
  112. },
  113. {
  114. .name = "str1",
  115. .reg = STR1,
  116. .chan = &aspeed_kcs_channel_map[kcs_channel_1],
  117. },
  118. {
  119. .name = "idr2",
  120. .reg = IDR2,
  121. .chan = &aspeed_kcs_channel_map[kcs_channel_2],
  122. },
  123. {
  124. .name = "odr2",
  125. .reg = ODR2,
  126. .chan = &aspeed_kcs_channel_map[kcs_channel_2],
  127. },
  128. {
  129. .name = "str2",
  130. .reg = STR2,
  131. .chan = &aspeed_kcs_channel_map[kcs_channel_2],
  132. },
  133. {
  134. .name = "idr3",
  135. .reg = IDR3,
  136. .chan = &aspeed_kcs_channel_map[kcs_channel_3],
  137. },
  138. {
  139. .name = "odr3",
  140. .reg = ODR3,
  141. .chan = &aspeed_kcs_channel_map[kcs_channel_3],
  142. },
  143. {
  144. .name = "str3",
  145. .reg = STR3,
  146. .chan = &aspeed_kcs_channel_map[kcs_channel_3],
  147. },
  148. {
  149. .name = "idr4",
  150. .reg = IDR4,
  151. .chan = &aspeed_kcs_channel_map[kcs_channel_4],
  152. },
  153. {
  154. .name = "odr4",
  155. .reg = ODR4,
  156. .chan = &aspeed_kcs_channel_map[kcs_channel_4],
  157. },
  158. {
  159. .name = "str4",
  160. .reg = STR4,
  161. .chan = &aspeed_kcs_channel_map[kcs_channel_4],
  162. },
  163. { },
  164. };
  165. static const struct aspeed_kcs_register_data *
  166. aspeed_kcs_get_register_data_by_name(const char *name)
  167. {
  168. const struct aspeed_kcs_register_data *pos = aspeed_kcs_registers;
  169. while (pos->name) {
  170. if (!strcmp(pos->name, name)) {
  171. return pos;
  172. }
  173. pos++;
  174. }
  175. return NULL;
  176. }
  177. static const struct aspeed_kcs_channel *
  178. aspeed_kcs_get_channel_by_register(int reg)
  179. {
  180. const struct aspeed_kcs_register_data *pos = aspeed_kcs_registers;
  181. while (pos->name) {
  182. if (pos->reg == reg) {
  183. return pos->chan;
  184. }
  185. pos++;
  186. }
  187. return NULL;
  188. }
  189. static void aspeed_kcs_get_register_property(Object *obj,
  190. Visitor *v,
  191. const char *name,
  192. void *opaque,
  193. Error **errp)
  194. {
  195. const struct aspeed_kcs_register_data *data;
  196. AspeedLPCState *s = ASPEED_LPC(obj);
  197. uint32_t val;
  198. data = aspeed_kcs_get_register_data_by_name(name);
  199. if (!data) {
  200. return;
  201. }
  202. if (!strncmp("odr", name, 3)) {
  203. s->regs[data->chan->str] &= ~STR_OBF;
  204. }
  205. val = s->regs[data->reg];
  206. visit_type_uint32(v, name, &val, errp);
  207. }
  208. static bool aspeed_kcs_channel_enabled(AspeedLPCState *s,
  209. const struct aspeed_kcs_channel *channel)
  210. {
  211. switch (channel->id) {
  212. case kcs_channel_1: return s->regs[HICR0] & HICR0_LPC1E;
  213. case kcs_channel_2: return s->regs[HICR0] & HICR0_LPC2E;
  214. case kcs_channel_3:
  215. return (s->regs[HICR0] & HICR0_LPC3E) &&
  216. (s->regs[HICR4] & HICR4_KCSENBL);
  217. case kcs_channel_4: return s->regs[HICRB] & HICRB_LPC4E;
  218. default: return false;
  219. }
  220. }
  221. static bool
  222. aspeed_kcs_channel_ibf_irq_enabled(AspeedLPCState *s,
  223. const struct aspeed_kcs_channel *channel)
  224. {
  225. if (!aspeed_kcs_channel_enabled(s, channel)) {
  226. return false;
  227. }
  228. switch (channel->id) {
  229. case kcs_channel_1: return s->regs[HICR2] & HICR2_IBFIE1;
  230. case kcs_channel_2: return s->regs[HICR2] & HICR2_IBFIE2;
  231. case kcs_channel_3: return s->regs[HICR2] & HICR2_IBFIE3;
  232. case kcs_channel_4: return s->regs[HICRB] & HICRB_IBFIE4;
  233. default: return false;
  234. }
  235. }
  236. static void aspeed_kcs_set_register_property(Object *obj,
  237. Visitor *v,
  238. const char *name,
  239. void *opaque,
  240. Error **errp)
  241. {
  242. const struct aspeed_kcs_register_data *data;
  243. AspeedLPCState *s = ASPEED_LPC(obj);
  244. uint32_t val;
  245. data = aspeed_kcs_get_register_data_by_name(name);
  246. if (!data) {
  247. return;
  248. }
  249. if (!visit_type_uint32(v, name, &val, errp)) {
  250. return;
  251. }
  252. if (strncmp("str", name, 3)) {
  253. s->regs[data->reg] = val;
  254. }
  255. if (!strncmp("idr", name, 3)) {
  256. s->regs[data->chan->str] |= STR_IBF;
  257. if (aspeed_kcs_channel_ibf_irq_enabled(s, data->chan)) {
  258. enum aspeed_lpc_subdevice subdev;
  259. subdev = aspeed_kcs_subdevice_map[data->chan->id];
  260. qemu_irq_raise(s->subdevice_irqs[subdev]);
  261. }
  262. }
  263. }
  264. static void aspeed_lpc_set_irq(void *opaque, int irq, int level)
  265. {
  266. AspeedLPCState *s = (AspeedLPCState *)opaque;
  267. if (level) {
  268. s->subdevice_irqs_pending |= BIT(irq);
  269. } else {
  270. s->subdevice_irqs_pending &= ~BIT(irq);
  271. }
  272. qemu_set_irq(s->irq, !!s->subdevice_irqs_pending);
  273. }
  274. static uint64_t aspeed_lpc_read(void *opaque, hwaddr offset, unsigned size)
  275. {
  276. AspeedLPCState *s = ASPEED_LPC(opaque);
  277. int reg = TO_REG(offset);
  278. if (reg >= ARRAY_SIZE(s->regs)) {
  279. qemu_log_mask(LOG_GUEST_ERROR,
  280. "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
  281. __func__, offset);
  282. return 0;
  283. }
  284. switch (reg) {
  285. case IDR1:
  286. case IDR2:
  287. case IDR3:
  288. case IDR4:
  289. {
  290. const struct aspeed_kcs_channel *channel;
  291. channel = aspeed_kcs_get_channel_by_register(reg);
  292. if (s->regs[channel->str] & STR_IBF) {
  293. enum aspeed_lpc_subdevice subdev;
  294. subdev = aspeed_kcs_subdevice_map[channel->id];
  295. qemu_irq_lower(s->subdevice_irqs[subdev]);
  296. }
  297. s->regs[channel->str] &= ~STR_IBF;
  298. break;
  299. }
  300. default:
  301. break;
  302. }
  303. return s->regs[reg];
  304. }
  305. static void aspeed_lpc_write(void *opaque, hwaddr offset, uint64_t data,
  306. unsigned int size)
  307. {
  308. AspeedLPCState *s = ASPEED_LPC(opaque);
  309. int reg = TO_REG(offset);
  310. if (reg >= ARRAY_SIZE(s->regs)) {
  311. qemu_log_mask(LOG_GUEST_ERROR,
  312. "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
  313. __func__, offset);
  314. return;
  315. }
  316. switch (reg) {
  317. case ODR1:
  318. case ODR2:
  319. case ODR3:
  320. case ODR4:
  321. s->regs[aspeed_kcs_get_channel_by_register(reg)->str] |= STR_OBF;
  322. break;
  323. default:
  324. break;
  325. }
  326. s->regs[reg] = data;
  327. }
  328. static const MemoryRegionOps aspeed_lpc_ops = {
  329. .read = aspeed_lpc_read,
  330. .write = aspeed_lpc_write,
  331. .endianness = DEVICE_LITTLE_ENDIAN,
  332. .valid = {
  333. .min_access_size = 1,
  334. .max_access_size = 4,
  335. },
  336. };
  337. static void aspeed_lpc_reset(DeviceState *dev)
  338. {
  339. struct AspeedLPCState *s = ASPEED_LPC(dev);
  340. s->subdevice_irqs_pending = 0;
  341. memset(s->regs, 0, sizeof(s->regs));
  342. s->regs[HICR7] = s->hicr7;
  343. }
  344. static void aspeed_lpc_realize(DeviceState *dev, Error **errp)
  345. {
  346. AspeedLPCState *s = ASPEED_LPC(dev);
  347. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  348. sysbus_init_irq(sbd, &s->irq);
  349. sysbus_init_irq(sbd, &s->subdevice_irqs[aspeed_lpc_kcs_1]);
  350. sysbus_init_irq(sbd, &s->subdevice_irqs[aspeed_lpc_kcs_2]);
  351. sysbus_init_irq(sbd, &s->subdevice_irqs[aspeed_lpc_kcs_3]);
  352. sysbus_init_irq(sbd, &s->subdevice_irqs[aspeed_lpc_kcs_4]);
  353. sysbus_init_irq(sbd, &s->subdevice_irqs[aspeed_lpc_ibt]);
  354. memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_lpc_ops, s,
  355. TYPE_ASPEED_LPC, 0x1000);
  356. sysbus_init_mmio(sbd, &s->iomem);
  357. qdev_init_gpio_in(dev, aspeed_lpc_set_irq, ASPEED_LPC_NR_SUBDEVS);
  358. }
  359. static void aspeed_lpc_init(Object *obj)
  360. {
  361. object_property_add(obj, "idr1", "uint32", aspeed_kcs_get_register_property,
  362. aspeed_kcs_set_register_property, NULL, NULL);
  363. object_property_add(obj, "odr1", "uint32", aspeed_kcs_get_register_property,
  364. aspeed_kcs_set_register_property, NULL, NULL);
  365. object_property_add(obj, "str1", "uint32", aspeed_kcs_get_register_property,
  366. aspeed_kcs_set_register_property, NULL, NULL);
  367. object_property_add(obj, "idr2", "uint32", aspeed_kcs_get_register_property,
  368. aspeed_kcs_set_register_property, NULL, NULL);
  369. object_property_add(obj, "odr2", "uint32", aspeed_kcs_get_register_property,
  370. aspeed_kcs_set_register_property, NULL, NULL);
  371. object_property_add(obj, "str2", "uint32", aspeed_kcs_get_register_property,
  372. aspeed_kcs_set_register_property, NULL, NULL);
  373. object_property_add(obj, "idr3", "uint32", aspeed_kcs_get_register_property,
  374. aspeed_kcs_set_register_property, NULL, NULL);
  375. object_property_add(obj, "odr3", "uint32", aspeed_kcs_get_register_property,
  376. aspeed_kcs_set_register_property, NULL, NULL);
  377. object_property_add(obj, "str3", "uint32", aspeed_kcs_get_register_property,
  378. aspeed_kcs_set_register_property, NULL, NULL);
  379. object_property_add(obj, "idr4", "uint32", aspeed_kcs_get_register_property,
  380. aspeed_kcs_set_register_property, NULL, NULL);
  381. object_property_add(obj, "odr4", "uint32", aspeed_kcs_get_register_property,
  382. aspeed_kcs_set_register_property, NULL, NULL);
  383. object_property_add(obj, "str4", "uint32", aspeed_kcs_get_register_property,
  384. aspeed_kcs_set_register_property, NULL, NULL);
  385. }
  386. static const VMStateDescription vmstate_aspeed_lpc = {
  387. .name = TYPE_ASPEED_LPC,
  388. .version_id = 2,
  389. .minimum_version_id = 2,
  390. .fields = (const VMStateField[]) {
  391. VMSTATE_UINT32_ARRAY(regs, AspeedLPCState, ASPEED_LPC_NR_REGS),
  392. VMSTATE_UINT32(subdevice_irqs_pending, AspeedLPCState),
  393. VMSTATE_END_OF_LIST(),
  394. }
  395. };
  396. static const Property aspeed_lpc_properties[] = {
  397. DEFINE_PROP_UINT32("hicr7", AspeedLPCState, hicr7, 0),
  398. };
  399. static void aspeed_lpc_class_init(ObjectClass *klass, void *data)
  400. {
  401. DeviceClass *dc = DEVICE_CLASS(klass);
  402. dc->realize = aspeed_lpc_realize;
  403. device_class_set_legacy_reset(dc, aspeed_lpc_reset);
  404. dc->desc = "Aspeed LPC Controller",
  405. dc->vmsd = &vmstate_aspeed_lpc;
  406. device_class_set_props(dc, aspeed_lpc_properties);
  407. }
  408. static const TypeInfo aspeed_lpc_info = {
  409. .name = TYPE_ASPEED_LPC,
  410. .parent = TYPE_SYS_BUS_DEVICE,
  411. .instance_size = sizeof(AspeedLPCState),
  412. .class_init = aspeed_lpc_class_init,
  413. .instance_init = aspeed_lpc_init,
  414. };
  415. static void aspeed_lpc_register_types(void)
  416. {
  417. type_register_static(&aspeed_lpc_info);
  418. }
  419. type_init(aspeed_lpc_register_types);