allwinner-a10-dramc.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. /*
  2. * Allwinner A10 DRAM Controller emulation
  3. *
  4. * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com>
  5. *
  6. * This file is derived from Allwinner H3 DRAMC,
  7. * by Niek Linnenbank.
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation, either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #include "qemu/osdep.h"
  23. #include "qemu/units.h"
  24. #include "hw/sysbus.h"
  25. #include "migration/vmstate.h"
  26. #include "qemu/log.h"
  27. #include "qemu/module.h"
  28. #include "hw/misc/allwinner-a10-dramc.h"
  29. /* DRAMC register offsets */
  30. enum {
  31. REG_SDR_CCR = 0x0000,
  32. REG_SDR_ZQCR0 = 0x00a8,
  33. REG_SDR_ZQSR = 0x00b0
  34. };
  35. #define REG_INDEX(offset) (offset / sizeof(uint32_t))
  36. /* DRAMC register flags */
  37. enum {
  38. REG_SDR_CCR_DATA_TRAINING = (1 << 30),
  39. REG_SDR_CCR_DRAM_INIT = (1 << 31),
  40. };
  41. enum {
  42. REG_SDR_ZQSR_ZCAL = (1 << 31),
  43. };
  44. /* DRAMC register reset values */
  45. enum {
  46. REG_SDR_CCR_RESET = 0x80020000,
  47. REG_SDR_ZQCR0_RESET = 0x07b00000,
  48. REG_SDR_ZQSR_RESET = 0x80000000
  49. };
  50. static uint64_t allwinner_a10_dramc_read(void *opaque, hwaddr offset,
  51. unsigned size)
  52. {
  53. const AwA10DramControllerState *s = AW_A10_DRAMC(opaque);
  54. const uint32_t idx = REG_INDEX(offset);
  55. switch (offset) {
  56. case REG_SDR_CCR:
  57. case REG_SDR_ZQCR0:
  58. case REG_SDR_ZQSR:
  59. break;
  60. case 0x2e4 ... AW_A10_DRAMC_IOSIZE:
  61. qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
  62. __func__, (uint32_t)offset);
  63. return 0;
  64. default:
  65. qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n",
  66. __func__, (uint32_t)offset);
  67. return 0;
  68. }
  69. return s->regs[idx];
  70. }
  71. static void allwinner_a10_dramc_write(void *opaque, hwaddr offset,
  72. uint64_t val, unsigned size)
  73. {
  74. AwA10DramControllerState *s = AW_A10_DRAMC(opaque);
  75. const uint32_t idx = REG_INDEX(offset);
  76. switch (offset) {
  77. case REG_SDR_CCR:
  78. if (val & REG_SDR_CCR_DRAM_INIT) {
  79. /* Clear DRAM_INIT to indicate process is done. */
  80. val &= ~REG_SDR_CCR_DRAM_INIT;
  81. }
  82. if (val & REG_SDR_CCR_DATA_TRAINING) {
  83. /* Clear DATA_TRAINING to indicate process is done. */
  84. val &= ~REG_SDR_CCR_DATA_TRAINING;
  85. }
  86. break;
  87. case REG_SDR_ZQCR0:
  88. /* Set ZCAL in ZQSR to indicate calibration is done. */
  89. s->regs[REG_INDEX(REG_SDR_ZQSR)] |= REG_SDR_ZQSR_ZCAL;
  90. break;
  91. case 0x2e4 ... AW_A10_DRAMC_IOSIZE:
  92. qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
  93. __func__, (uint32_t)offset);
  94. break;
  95. default:
  96. qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n",
  97. __func__, (uint32_t)offset);
  98. break;
  99. }
  100. s->regs[idx] = (uint32_t) val;
  101. }
  102. static const MemoryRegionOps allwinner_a10_dramc_ops = {
  103. .read = allwinner_a10_dramc_read,
  104. .write = allwinner_a10_dramc_write,
  105. .endianness = DEVICE_LITTLE_ENDIAN,
  106. .valid = {
  107. .min_access_size = 4,
  108. .max_access_size = 4,
  109. },
  110. .impl.min_access_size = 4,
  111. };
  112. static void allwinner_a10_dramc_reset_enter(Object *obj, ResetType type)
  113. {
  114. AwA10DramControllerState *s = AW_A10_DRAMC(obj);
  115. /* Set default values for registers */
  116. s->regs[REG_INDEX(REG_SDR_CCR)] = REG_SDR_CCR_RESET;
  117. s->regs[REG_INDEX(REG_SDR_ZQCR0)] = REG_SDR_ZQCR0_RESET;
  118. s->regs[REG_INDEX(REG_SDR_ZQSR)] = REG_SDR_ZQSR_RESET;
  119. }
  120. static void allwinner_a10_dramc_init(Object *obj)
  121. {
  122. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  123. AwA10DramControllerState *s = AW_A10_DRAMC(obj);
  124. /* Memory mapping */
  125. memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_dramc_ops, s,
  126. TYPE_AW_A10_DRAMC, AW_A10_DRAMC_IOSIZE);
  127. sysbus_init_mmio(sbd, &s->iomem);
  128. }
  129. static const VMStateDescription allwinner_a10_dramc_vmstate = {
  130. .name = "allwinner-a10-dramc",
  131. .version_id = 1,
  132. .minimum_version_id = 1,
  133. .fields = (const VMStateField[]) {
  134. VMSTATE_UINT32_ARRAY(regs, AwA10DramControllerState,
  135. AW_A10_DRAMC_REGS_NUM),
  136. VMSTATE_END_OF_LIST()
  137. }
  138. };
  139. static void allwinner_a10_dramc_class_init(ObjectClass *klass, void *data)
  140. {
  141. DeviceClass *dc = DEVICE_CLASS(klass);
  142. ResettableClass *rc = RESETTABLE_CLASS(klass);
  143. rc->phases.enter = allwinner_a10_dramc_reset_enter;
  144. dc->vmsd = &allwinner_a10_dramc_vmstate;
  145. }
  146. static const TypeInfo allwinner_a10_dramc_info = {
  147. .name = TYPE_AW_A10_DRAMC,
  148. .parent = TYPE_SYS_BUS_DEVICE,
  149. .instance_init = allwinner_a10_dramc_init,
  150. .instance_size = sizeof(AwA10DramControllerState),
  151. .class_init = allwinner_a10_dramc_class_init,
  152. };
  153. static void allwinner_a10_dramc_register(void)
  154. {
  155. type_register_static(&allwinner_a10_dramc_info);
  156. }
  157. type_init(allwinner_a10_dramc_register)