q800.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767
  1. /*
  2. * QEMU Motorla 680x0 Macintosh hardware System Emulator
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a copy
  5. * of this software and associated documentation files (the "Software"), to deal
  6. * in the Software without restriction, including without limitation the rights
  7. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  8. * copies of the Software, and to permit persons to whom the Software is
  9. * furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  18. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  19. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  20. * THE SOFTWARE.
  21. */
  22. #include "qemu/osdep.h"
  23. #include "qemu/units.h"
  24. #include "qemu/datadir.h"
  25. #include "qemu/guest-random.h"
  26. #include "system/system.h"
  27. #include "cpu.h"
  28. #include "hw/boards.h"
  29. #include "hw/or-irq.h"
  30. #include "elf.h"
  31. #include "hw/loader.h"
  32. #include "ui/console.h"
  33. #include "hw/char/escc.h"
  34. #include "hw/sysbus.h"
  35. #include "hw/scsi/esp.h"
  36. #include "standard-headers/asm-m68k/bootinfo.h"
  37. #include "standard-headers/asm-m68k/bootinfo-mac.h"
  38. #include "bootinfo.h"
  39. #include "hw/m68k/q800.h"
  40. #include "hw/m68k/q800-glue.h"
  41. #include "hw/misc/mac_via.h"
  42. #include "hw/misc/djmemc.h"
  43. #include "hw/misc/iosb.h"
  44. #include "hw/input/adb.h"
  45. #include "hw/audio/asc.h"
  46. #include "hw/nubus/mac-nubus-bridge.h"
  47. #include "hw/display/macfb.h"
  48. #include "hw/block/swim.h"
  49. #include "net/net.h"
  50. #include "net/util.h"
  51. #include "qapi/error.h"
  52. #include "qemu/error-report.h"
  53. #include "system/qtest.h"
  54. #include "system/runstate.h"
  55. #include "system/reset.h"
  56. #include "migration/vmstate.h"
  57. #define MACROM_ADDR 0x40800000
  58. #define MACROM_SIZE 0x00100000
  59. #define MACROM_FILENAME "MacROM.bin"
  60. #define IO_BASE 0x50000000
  61. #define IO_SLICE 0x00040000
  62. #define IO_SLICE_MASK (IO_SLICE - 1)
  63. #define IO_SIZE 0x04000000
  64. #define VIA_BASE (IO_BASE + 0x00000)
  65. #define SONIC_PROM_BASE (IO_BASE + 0x08000)
  66. #define SONIC_BASE (IO_BASE + 0x0a000)
  67. #define SCC_BASE (IO_BASE + 0x0c020)
  68. #define DJMEMC_BASE (IO_BASE + 0x0e000)
  69. #define ESP_BASE (IO_BASE + 0x10000)
  70. #define ESP_PDMA (IO_BASE + 0x10100)
  71. #define ASC_BASE (IO_BASE + 0x14000)
  72. #define IOSB_BASE (IO_BASE + 0x18000)
  73. #define SWIM_BASE (IO_BASE + 0x1E000)
  74. #define SONIC_PROM_SIZE 0x1000
  75. /*
  76. * the video base, whereas it a Nubus address,
  77. * is needed by the kernel to have early display and
  78. * thus provided by the bootloader
  79. */
  80. #define VIDEO_BASE 0xf9000000
  81. #define MAC_CLOCK 3686418
  82. /* Size of whole RAM area */
  83. #define RAM_SIZE 0x40000000
  84. /*
  85. * Slot 0x9 is reserved for use by the in-built framebuffer whilst only
  86. * slots 0xc, 0xd and 0xe physically exist on the Quadra 800
  87. */
  88. #define Q800_NUBUS_SLOTS_AVAILABLE (BIT(0x9) | BIT(0xc) | BIT(0xd) | \
  89. BIT(0xe))
  90. /* Quadra 800 machine ID */
  91. #define Q800_MACHINE_ID 0xa55a2bad
  92. static void main_cpu_reset(void *opaque)
  93. {
  94. M68kCPU *cpu = opaque;
  95. CPUState *cs = CPU(cpu);
  96. cpu_reset(cs);
  97. cpu->env.aregs[7] = ldl_phys(cs->as, 0);
  98. cpu->env.pc = ldl_phys(cs->as, 4);
  99. }
  100. static void rerandomize_rng_seed(void *opaque)
  101. {
  102. struct bi_record *rng_seed = opaque;
  103. qemu_guest_getrandom_nofail((void *)rng_seed->data + 2,
  104. be16_to_cpu(*(uint16_t *)rng_seed->data));
  105. }
  106. static uint8_t fake_mac_rom[] = {
  107. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  108. /* offset: 0xa - mac_reset */
  109. /* via2[vDirB] |= VIA2B_vPower */
  110. 0x20, 0x7C, 0x50, 0xF0, 0x24, 0x00, /* moveal VIA2_BASE+vDirB,%a0 */
  111. 0x10, 0x10, /* moveb %a0@,%d0 */
  112. 0x00, 0x00, 0x00, 0x04, /* orib #4,%d0 */
  113. 0x10, 0x80, /* moveb %d0,%a0@ */
  114. /* via2[vBufB] &= ~VIA2B_vPower */
  115. 0x20, 0x7C, 0x50, 0xF0, 0x20, 0x00, /* moveal VIA2_BASE+vBufB,%a0 */
  116. 0x10, 0x10, /* moveb %a0@,%d0 */
  117. 0x02, 0x00, 0xFF, 0xFB, /* andib #-5,%d0 */
  118. 0x10, 0x80, /* moveb %d0,%a0@ */
  119. /* while (true) ; */
  120. 0x60, 0xFE /* bras [self] */
  121. };
  122. static MemTxResult macio_alias_read(void *opaque, hwaddr addr, uint64_t *data,
  123. unsigned size, MemTxAttrs attrs)
  124. {
  125. MemTxResult r;
  126. uint32_t val;
  127. addr &= IO_SLICE_MASK;
  128. addr |= IO_BASE;
  129. switch (size) {
  130. case 4:
  131. val = address_space_ldl_be(&address_space_memory, addr, attrs, &r);
  132. break;
  133. case 2:
  134. val = address_space_lduw_be(&address_space_memory, addr, attrs, &r);
  135. break;
  136. case 1:
  137. val = address_space_ldub(&address_space_memory, addr, attrs, &r);
  138. break;
  139. default:
  140. g_assert_not_reached();
  141. }
  142. *data = val;
  143. return r;
  144. }
  145. static MemTxResult macio_alias_write(void *opaque, hwaddr addr, uint64_t value,
  146. unsigned size, MemTxAttrs attrs)
  147. {
  148. MemTxResult r;
  149. addr &= IO_SLICE_MASK;
  150. addr |= IO_BASE;
  151. switch (size) {
  152. case 4:
  153. address_space_stl_be(&address_space_memory, addr, value, attrs, &r);
  154. break;
  155. case 2:
  156. address_space_stw_be(&address_space_memory, addr, value, attrs, &r);
  157. break;
  158. case 1:
  159. address_space_stb(&address_space_memory, addr, value, attrs, &r);
  160. break;
  161. default:
  162. g_assert_not_reached();
  163. }
  164. return r;
  165. }
  166. static const MemoryRegionOps macio_alias_ops = {
  167. .read_with_attrs = macio_alias_read,
  168. .write_with_attrs = macio_alias_write,
  169. .endianness = DEVICE_BIG_ENDIAN,
  170. .valid = {
  171. .min_access_size = 1,
  172. .max_access_size = 4,
  173. },
  174. };
  175. static uint64_t machine_id_read(void *opaque, hwaddr addr, unsigned size)
  176. {
  177. return Q800_MACHINE_ID;
  178. }
  179. static void machine_id_write(void *opaque, hwaddr addr, uint64_t val,
  180. unsigned size)
  181. {
  182. return;
  183. }
  184. static const MemoryRegionOps machine_id_ops = {
  185. .read = machine_id_read,
  186. .write = machine_id_write,
  187. .endianness = DEVICE_BIG_ENDIAN,
  188. .valid = {
  189. .min_access_size = 4,
  190. .max_access_size = 4,
  191. },
  192. };
  193. static uint64_t ramio_read(void *opaque, hwaddr addr, unsigned size)
  194. {
  195. return 0x0;
  196. }
  197. static void ramio_write(void *opaque, hwaddr addr, uint64_t val,
  198. unsigned size)
  199. {
  200. return;
  201. }
  202. static const MemoryRegionOps ramio_ops = {
  203. .read = ramio_read,
  204. .write = ramio_write,
  205. .endianness = DEVICE_BIG_ENDIAN,
  206. .valid = {
  207. .min_access_size = 1,
  208. .max_access_size = 4,
  209. },
  210. };
  211. static void q800_machine_init(MachineState *machine)
  212. {
  213. Q800MachineState *m = Q800_MACHINE(machine);
  214. int linux_boot;
  215. int32_t kernel_size;
  216. uint64_t elf_entry;
  217. char *filename;
  218. int bios_size;
  219. ram_addr_t initrd_base;
  220. int32_t initrd_size;
  221. uint8_t *prom;
  222. int i, checksum;
  223. MacFbMode *macfb_mode;
  224. ram_addr_t ram_size = machine->ram_size;
  225. const char *kernel_filename = machine->kernel_filename;
  226. const char *initrd_filename = machine->initrd_filename;
  227. const char *kernel_cmdline = machine->kernel_cmdline;
  228. const char *bios_name = machine->firmware ?: MACROM_FILENAME;
  229. hwaddr parameters_base;
  230. CPUState *cs;
  231. DeviceState *dev;
  232. SysBusESPState *sysbus_esp;
  233. ESPState *esp;
  234. SysBusDevice *sysbus;
  235. BusState *adb_bus;
  236. NubusBus *nubus;
  237. DriveInfo *dinfo;
  238. NICInfo *nd;
  239. MACAddr mac;
  240. uint8_t rng_seed[32];
  241. linux_boot = (kernel_filename != NULL);
  242. if (ram_size > 1 * GiB) {
  243. error_report("Too much memory for this machine: %" PRId64 " MiB, "
  244. "maximum 1024 MiB", ram_size / MiB);
  245. exit(1);
  246. }
  247. /* init CPUs */
  248. object_initialize_child(OBJECT(machine), "cpu", &m->cpu, machine->cpu_type);
  249. qdev_realize(DEVICE(&m->cpu), NULL, &error_fatal);
  250. qemu_register_reset(main_cpu_reset, &m->cpu);
  251. /* RAM */
  252. memory_region_init_io(&m->ramio, OBJECT(machine), &ramio_ops, &m->ramio,
  253. "ram", RAM_SIZE);
  254. memory_region_add_subregion(get_system_memory(), 0x0, &m->ramio);
  255. memory_region_add_subregion(&m->ramio, 0, machine->ram);
  256. /*
  257. * Create container for all IO devices
  258. */
  259. memory_region_init(&m->macio, OBJECT(machine), "mac-io", IO_SLICE);
  260. memory_region_add_subregion(get_system_memory(), IO_BASE, &m->macio);
  261. /*
  262. * Memory from IO_BASE to IO_BASE + IO_SLICE is repeated
  263. * from IO_BASE + IO_SLICE to IO_BASE + IO_SIZE
  264. */
  265. memory_region_init_io(&m->macio_alias, OBJECT(machine), &macio_alias_ops,
  266. &m->macio, "mac-io.alias", IO_SIZE - IO_SLICE);
  267. memory_region_add_subregion(get_system_memory(), IO_BASE + IO_SLICE,
  268. &m->macio_alias);
  269. memory_region_init_io(&m->machine_id, NULL, &machine_id_ops, NULL,
  270. "Machine ID", 4);
  271. memory_region_add_subregion(get_system_memory(), 0x5ffffffc,
  272. &m->machine_id);
  273. /* IRQ Glue */
  274. object_initialize_child(OBJECT(machine), "glue", &m->glue, TYPE_GLUE);
  275. object_property_set_link(OBJECT(&m->glue), "cpu", OBJECT(&m->cpu),
  276. &error_abort);
  277. sysbus_realize(SYS_BUS_DEVICE(&m->glue), &error_fatal);
  278. /* djMEMC memory controller */
  279. object_initialize_child(OBJECT(machine), "djmemc", &m->djmemc,
  280. TYPE_DJMEMC);
  281. sysbus = SYS_BUS_DEVICE(&m->djmemc);
  282. sysbus_realize_and_unref(sysbus, &error_fatal);
  283. memory_region_add_subregion(&m->macio, DJMEMC_BASE - IO_BASE,
  284. sysbus_mmio_get_region(sysbus, 0));
  285. /* IOSB subsystem */
  286. object_initialize_child(OBJECT(machine), "iosb", &m->iosb, TYPE_IOSB);
  287. sysbus = SYS_BUS_DEVICE(&m->iosb);
  288. sysbus_realize_and_unref(sysbus, &error_fatal);
  289. memory_region_add_subregion(&m->macio, IOSB_BASE - IO_BASE,
  290. sysbus_mmio_get_region(sysbus, 0));
  291. /* VIA 1 */
  292. object_initialize_child(OBJECT(machine), "via1", &m->via1,
  293. TYPE_MOS6522_Q800_VIA1);
  294. dinfo = drive_get(IF_MTD, 0, 0);
  295. if (dinfo) {
  296. qdev_prop_set_drive(DEVICE(&m->via1), "drive",
  297. blk_by_legacy_dinfo(dinfo));
  298. }
  299. sysbus = SYS_BUS_DEVICE(&m->via1);
  300. sysbus_realize(sysbus, &error_fatal);
  301. memory_region_add_subregion(&m->macio, VIA_BASE - IO_BASE,
  302. sysbus_mmio_get_region(sysbus, 1));
  303. sysbus_connect_irq(sysbus, 0,
  304. qdev_get_gpio_in(DEVICE(&m->glue), GLUE_IRQ_IN_VIA1));
  305. /* A/UX mode */
  306. qdev_connect_gpio_out(DEVICE(&m->via1), 0,
  307. qdev_get_gpio_in_named(DEVICE(&m->glue),
  308. "auxmode", 0));
  309. adb_bus = qdev_get_child_bus(DEVICE(&m->via1), "adb.0");
  310. dev = qdev_new(TYPE_ADB_KEYBOARD);
  311. qdev_realize_and_unref(dev, adb_bus, &error_fatal);
  312. dev = qdev_new(TYPE_ADB_MOUSE);
  313. qdev_realize_and_unref(dev, adb_bus, &error_fatal);
  314. /* VIA 2 */
  315. object_initialize_child(OBJECT(machine), "via2", &m->via2,
  316. TYPE_MOS6522_Q800_VIA2);
  317. sysbus = SYS_BUS_DEVICE(&m->via2);
  318. sysbus_realize(sysbus, &error_fatal);
  319. memory_region_add_subregion(&m->macio, VIA_BASE - IO_BASE + VIA_SIZE,
  320. sysbus_mmio_get_region(sysbus, 1));
  321. sysbus_connect_irq(sysbus, 0,
  322. qdev_get_gpio_in(DEVICE(&m->glue), GLUE_IRQ_IN_VIA2));
  323. /* MACSONIC */
  324. /*
  325. * MacSonic driver needs an Apple MAC address
  326. * Valid prefix are:
  327. * 00:05:02 Apple
  328. * 00:80:19 Dayna Communications, Inc.
  329. * 00:A0:40 Apple
  330. * 08:00:07 Apple
  331. * (Q800 use the last one)
  332. */
  333. object_initialize_child(OBJECT(machine), "dp8393x", &m->dp8393x,
  334. TYPE_DP8393X);
  335. dev = DEVICE(&m->dp8393x);
  336. nd = qemu_find_nic_info(TYPE_DP8393X, true, "dp83932");
  337. if (nd) {
  338. qdev_set_nic_properties(dev, nd);
  339. memcpy(mac.a, nd->macaddr.a, sizeof(mac.a));
  340. } else {
  341. qemu_macaddr_default_if_unset(&mac);
  342. }
  343. mac.a[0] = 0x08;
  344. mac.a[1] = 0x00;
  345. mac.a[2] = 0x07;
  346. qdev_prop_set_macaddr(dev, "mac", mac.a);
  347. qdev_prop_set_uint8(dev, "it_shift", 2);
  348. qdev_prop_set_bit(dev, "big_endian", true);
  349. object_property_set_link(OBJECT(dev), "dma_mr",
  350. OBJECT(get_system_memory()), &error_abort);
  351. sysbus = SYS_BUS_DEVICE(dev);
  352. sysbus_realize(sysbus, &error_fatal);
  353. memory_region_add_subregion(&m->macio, SONIC_BASE - IO_BASE,
  354. sysbus_mmio_get_region(sysbus, 0));
  355. sysbus_connect_irq(sysbus, 0,
  356. qdev_get_gpio_in(DEVICE(&m->glue), GLUE_IRQ_IN_SONIC));
  357. memory_region_init_rom(&m->dp8393x_prom, NULL, "dp8393x-q800.prom",
  358. SONIC_PROM_SIZE, &error_fatal);
  359. memory_region_add_subregion(get_system_memory(), SONIC_PROM_BASE,
  360. &m->dp8393x_prom);
  361. /* Add MAC address with valid checksum to PROM */
  362. prom = memory_region_get_ram_ptr(&m->dp8393x_prom);
  363. checksum = 0;
  364. for (i = 0; i < 6; i++) {
  365. prom[i] = revbit8(mac.a[i]);
  366. checksum ^= prom[i];
  367. }
  368. prom[7] = 0xff - checksum;
  369. /* SCC */
  370. object_initialize_child(OBJECT(machine), "escc", &m->escc,
  371. TYPE_ESCC);
  372. dev = DEVICE(&m->escc);
  373. qdev_prop_set_uint32(dev, "disabled", 0);
  374. qdev_prop_set_uint32(dev, "frequency", MAC_CLOCK);
  375. qdev_prop_set_uint32(dev, "it_shift", 1);
  376. qdev_prop_set_bit(dev, "bit_swap", true);
  377. qdev_prop_set_chr(dev, "chrA", serial_hd(0));
  378. qdev_prop_set_chr(dev, "chrB", serial_hd(1));
  379. qdev_prop_set_uint32(dev, "chnBtype", 0);
  380. qdev_prop_set_uint32(dev, "chnAtype", 0);
  381. sysbus = SYS_BUS_DEVICE(dev);
  382. sysbus_realize(sysbus, &error_fatal);
  383. /* Logically OR both its IRQs together */
  384. object_initialize_child(OBJECT(machine), "escc_orgate", &m->escc_orgate,
  385. TYPE_OR_IRQ);
  386. object_property_set_int(OBJECT(&m->escc_orgate), "num-lines", 2,
  387. &error_fatal);
  388. dev = DEVICE(&m->escc_orgate);
  389. qdev_realize(dev, NULL, &error_fatal);
  390. sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(dev, 0));
  391. sysbus_connect_irq(sysbus, 1, qdev_get_gpio_in(dev, 1));
  392. qdev_connect_gpio_out(dev, 0,
  393. qdev_get_gpio_in(DEVICE(&m->glue),
  394. GLUE_IRQ_IN_ESCC));
  395. memory_region_add_subregion(&m->macio, SCC_BASE - IO_BASE,
  396. sysbus_mmio_get_region(sysbus, 0));
  397. /* Create alias for NetBSD */
  398. memory_region_init_alias(&m->escc_alias, OBJECT(machine), "escc-alias",
  399. sysbus_mmio_get_region(sysbus, 0), 0, 0x8);
  400. memory_region_add_subregion(&m->macio, SCC_BASE - IO_BASE - 0x20,
  401. &m->escc_alias);
  402. /* SCSI */
  403. object_initialize_child(OBJECT(machine), "esp", &m->esp,
  404. TYPE_SYSBUS_ESP);
  405. sysbus_esp = SYSBUS_ESP(&m->esp);
  406. esp = &sysbus_esp->esp;
  407. esp->dma_memory_read = NULL;
  408. esp->dma_memory_write = NULL;
  409. esp->dma_opaque = NULL;
  410. sysbus_esp->it_shift = 4;
  411. esp->dma_enabled = 1;
  412. sysbus = SYS_BUS_DEVICE(&m->esp);
  413. sysbus_realize(sysbus, &error_fatal);
  414. /* SCSI and SCSI data IRQs are negative edge triggered */
  415. sysbus_connect_irq(sysbus, 0,
  416. qemu_irq_invert(
  417. qdev_get_gpio_in(DEVICE(&m->via2),
  418. VIA2_IRQ_SCSI_BIT)));
  419. sysbus_connect_irq(sysbus, 1,
  420. qemu_irq_invert(
  421. qdev_get_gpio_in(DEVICE(&m->via2),
  422. VIA2_IRQ_SCSI_DATA_BIT)));
  423. memory_region_add_subregion(&m->macio, ESP_BASE - IO_BASE,
  424. sysbus_mmio_get_region(sysbus, 0));
  425. memory_region_add_subregion(&m->macio, ESP_PDMA - IO_BASE,
  426. sysbus_mmio_get_region(sysbus, 1));
  427. scsi_bus_legacy_handle_cmdline(&esp->bus);
  428. /* Apple Sound Chip */
  429. object_initialize_child(OBJECT(machine), "asc", &m->asc, TYPE_ASC);
  430. qdev_prop_set_uint8(DEVICE(&m->asc), "asctype", m->easc ? ASC_TYPE_EASC
  431. : ASC_TYPE_ASC);
  432. if (machine->audiodev) {
  433. qdev_prop_set_string(DEVICE(&m->asc), "audiodev", machine->audiodev);
  434. }
  435. sysbus = SYS_BUS_DEVICE(&m->asc);
  436. sysbus_realize_and_unref(sysbus, &error_fatal);
  437. memory_region_add_subregion(&m->macio, ASC_BASE - IO_BASE,
  438. sysbus_mmio_get_region(sysbus, 0));
  439. sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(DEVICE(&m->glue),
  440. GLUE_IRQ_IN_ASC));
  441. /* Wire ASC IRQ via GLUE for use in classic mode */
  442. qdev_connect_gpio_out(DEVICE(&m->glue), GLUE_IRQ_ASC,
  443. qdev_get_gpio_in(DEVICE(&m->via2),
  444. VIA2_IRQ_ASC_BIT));
  445. /* SWIM floppy controller */
  446. object_initialize_child(OBJECT(machine), "swim", &m->swim,
  447. TYPE_SWIM);
  448. sysbus = SYS_BUS_DEVICE(&m->swim);
  449. sysbus_realize(sysbus, &error_fatal);
  450. memory_region_add_subregion(&m->macio, SWIM_BASE - IO_BASE,
  451. sysbus_mmio_get_region(sysbus, 0));
  452. /* NuBus */
  453. object_initialize_child(OBJECT(machine), "mac-nubus-bridge",
  454. &m->mac_nubus_bridge,
  455. TYPE_MAC_NUBUS_BRIDGE);
  456. sysbus = SYS_BUS_DEVICE(&m->mac_nubus_bridge);
  457. dev = DEVICE(&m->mac_nubus_bridge);
  458. qdev_prop_set_uint32(DEVICE(&m->mac_nubus_bridge), "slot-available-mask",
  459. Q800_NUBUS_SLOTS_AVAILABLE);
  460. sysbus_realize(sysbus, &error_fatal);
  461. memory_region_add_subregion(get_system_memory(),
  462. MAC_NUBUS_FIRST_SLOT * NUBUS_SUPER_SLOT_SIZE,
  463. sysbus_mmio_get_region(sysbus, 0));
  464. memory_region_add_subregion(get_system_memory(),
  465. NUBUS_SLOT_BASE +
  466. MAC_NUBUS_FIRST_SLOT * NUBUS_SLOT_SIZE,
  467. sysbus_mmio_get_region(sysbus, 1));
  468. qdev_connect_gpio_out(dev, 9,
  469. qdev_get_gpio_in_named(DEVICE(&m->via2), "nubus-irq",
  470. VIA2_NUBUS_IRQ_INTVIDEO));
  471. for (i = 1; i < VIA2_NUBUS_IRQ_NB; i++) {
  472. qdev_connect_gpio_out(dev, 9 + i,
  473. qdev_get_gpio_in_named(DEVICE(&m->via2),
  474. "nubus-irq",
  475. VIA2_NUBUS_IRQ_9 + i));
  476. }
  477. /*
  478. * Since the framebuffer in slot 0x9 uses a separate IRQ, wire the unused
  479. * IRQ via GLUE for use by SONIC Ethernet in classic mode
  480. */
  481. qdev_connect_gpio_out(DEVICE(&m->glue), GLUE_IRQ_NUBUS_9,
  482. qdev_get_gpio_in_named(DEVICE(&m->via2), "nubus-irq",
  483. VIA2_NUBUS_IRQ_9));
  484. nubus = NUBUS_BUS(qdev_get_child_bus(dev, "nubus-bus.0"));
  485. /* framebuffer in nubus slot #9 */
  486. object_initialize_child(OBJECT(machine), "macfb", &m->macfb,
  487. TYPE_NUBUS_MACFB);
  488. dev = DEVICE(&m->macfb);
  489. qdev_prop_set_uint32(dev, "slot", 9);
  490. qdev_prop_set_uint32(dev, "width", graphic_width);
  491. qdev_prop_set_uint32(dev, "height", graphic_height);
  492. qdev_prop_set_uint8(dev, "depth", graphic_depth);
  493. if (graphic_width == 1152 && graphic_height == 870) {
  494. qdev_prop_set_uint8(dev, "display", MACFB_DISPLAY_APPLE_21_COLOR);
  495. } else {
  496. qdev_prop_set_uint8(dev, "display", MACFB_DISPLAY_VGA);
  497. }
  498. qdev_realize(dev, BUS(nubus), &error_fatal);
  499. macfb_mode = (NUBUS_MACFB(dev)->macfb).mode;
  500. cs = CPU(&m->cpu);
  501. if (linux_boot) {
  502. uint64_t high;
  503. void *param_blob, *param_ptr, *param_rng_seed;
  504. if (kernel_cmdline) {
  505. param_blob = g_malloc(strlen(kernel_cmdline) + 1024);
  506. } else {
  507. param_blob = g_malloc(1024);
  508. }
  509. kernel_size = load_elf(kernel_filename, NULL, NULL, NULL,
  510. &elf_entry, NULL, &high, NULL, ELFDATA2MSB,
  511. EM_68K, 0, 0);
  512. if (kernel_size < 0) {
  513. error_report("could not load kernel '%s'", kernel_filename);
  514. exit(1);
  515. }
  516. stl_phys(cs->as, 4, elf_entry); /* reset initial PC */
  517. parameters_base = (high + 1) & ~1;
  518. param_ptr = param_blob;
  519. BOOTINFO1(param_ptr, BI_MACHTYPE, MACH_MAC);
  520. BOOTINFO1(param_ptr, BI_FPUTYPE, FPU_68040);
  521. BOOTINFO1(param_ptr, BI_MMUTYPE, MMU_68040);
  522. BOOTINFO1(param_ptr, BI_CPUTYPE, CPU_68040);
  523. BOOTINFO1(param_ptr, BI_MAC_CPUID, CPUB_68040);
  524. BOOTINFO1(param_ptr, BI_MAC_MODEL, MAC_MODEL_Q800);
  525. BOOTINFO1(param_ptr,
  526. BI_MAC_MEMSIZE, ram_size >> 20); /* in MB */
  527. BOOTINFO2(param_ptr, BI_MEMCHUNK, 0, ram_size);
  528. BOOTINFO1(param_ptr, BI_MAC_VADDR,
  529. VIDEO_BASE + macfb_mode->offset);
  530. BOOTINFO1(param_ptr, BI_MAC_VDEPTH, graphic_depth);
  531. BOOTINFO1(param_ptr, BI_MAC_VDIM,
  532. (graphic_height << 16) | graphic_width);
  533. BOOTINFO1(param_ptr, BI_MAC_VROW, macfb_mode->stride);
  534. BOOTINFO1(param_ptr, BI_MAC_SCCBASE, SCC_BASE);
  535. memory_region_init_ram_ptr(&m->rom, NULL, "m68k_fake_mac.rom",
  536. sizeof(fake_mac_rom), fake_mac_rom);
  537. memory_region_set_readonly(&m->rom, true);
  538. memory_region_add_subregion(get_system_memory(), MACROM_ADDR, &m->rom);
  539. if (kernel_cmdline) {
  540. BOOTINFOSTR(param_ptr, BI_COMMAND_LINE,
  541. kernel_cmdline);
  542. }
  543. /* Pass seed to RNG. */
  544. param_rng_seed = param_ptr;
  545. qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
  546. BOOTINFODATA(param_ptr, BI_RNG_SEED,
  547. rng_seed, sizeof(rng_seed));
  548. /* load initrd */
  549. if (initrd_filename) {
  550. initrd_size = get_image_size(initrd_filename);
  551. if (initrd_size < 0) {
  552. error_report("could not load initial ram disk '%s'",
  553. initrd_filename);
  554. exit(1);
  555. }
  556. initrd_base = (ram_size - initrd_size) & TARGET_PAGE_MASK;
  557. load_image_targphys(initrd_filename, initrd_base,
  558. ram_size - initrd_base);
  559. BOOTINFO2(param_ptr, BI_RAMDISK, initrd_base,
  560. initrd_size);
  561. } else {
  562. initrd_base = 0;
  563. initrd_size = 0;
  564. }
  565. BOOTINFO0(param_ptr, BI_LAST);
  566. rom_add_blob_fixed_as("bootinfo", param_blob, param_ptr - param_blob,
  567. parameters_base, cs->as);
  568. qemu_register_reset_nosnapshotload(rerandomize_rng_seed,
  569. rom_ptr_for_as(cs->as, parameters_base,
  570. param_ptr - param_blob) +
  571. (param_rng_seed - param_blob));
  572. g_free(param_blob);
  573. } else {
  574. uint8_t *ptr;
  575. /* allocate and load BIOS */
  576. memory_region_init_rom(&m->rom, NULL, "m68k_mac.rom", MACROM_SIZE,
  577. &error_abort);
  578. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
  579. memory_region_add_subregion(get_system_memory(), MACROM_ADDR, &m->rom);
  580. memory_region_init_alias(&m->rom_alias, NULL, "m68k_mac.rom-alias",
  581. &m->rom, 0, MACROM_SIZE);
  582. memory_region_add_subregion(get_system_memory(), 0x40000000,
  583. &m->rom_alias);
  584. /* Load MacROM binary */
  585. if (filename) {
  586. bios_size = load_image_targphys(filename, MACROM_ADDR, MACROM_SIZE);
  587. g_free(filename);
  588. } else {
  589. bios_size = -1;
  590. }
  591. /* Remove qtest_enabled() check once firmware files are in the tree */
  592. if (!qtest_enabled()) {
  593. if (bios_size <= 0 || bios_size > MACROM_SIZE) {
  594. error_report("could not load MacROM '%s'", bios_name);
  595. exit(1);
  596. }
  597. ptr = rom_ptr(MACROM_ADDR, bios_size);
  598. assert(ptr != NULL);
  599. stl_phys(cs->as, 0, ldl_be_p(ptr)); /* reset initial SP */
  600. stl_phys(cs->as, 4,
  601. MACROM_ADDR + ldl_be_p(ptr + 4)); /* reset initial PC */
  602. }
  603. }
  604. }
  605. static bool q800_get_easc(Object *obj, Error **errp)
  606. {
  607. Q800MachineState *ms = Q800_MACHINE(obj);
  608. return ms->easc;
  609. }
  610. static void q800_set_easc(Object *obj, bool value, Error **errp)
  611. {
  612. Q800MachineState *ms = Q800_MACHINE(obj);
  613. ms->easc = value;
  614. }
  615. static void q800_init(Object *obj)
  616. {
  617. Q800MachineState *ms = Q800_MACHINE(obj);
  618. /* Default to EASC */
  619. ms->easc = true;
  620. }
  621. static GlobalProperty hw_compat_q800[] = {
  622. { "scsi-hd", "quirk_mode_page_vendor_specific_apple", "on" },
  623. { "scsi-hd", "vendor", " SEAGATE" },
  624. { "scsi-hd", "product", " ST225N" },
  625. { "scsi-hd", "ver", "1.0 " },
  626. { "scsi-cd", "quirk_mode_page_apple_vendor", "on" },
  627. { "scsi-cd", "quirk_mode_sense_rom_use_dbd", "on" },
  628. { "scsi-cd", "quirk_mode_page_vendor_specific_apple", "on" },
  629. { "scsi-cd", "quirk_mode_page_truncated", "on" },
  630. { "scsi-cd", "vendor", "MATSHITA" },
  631. { "scsi-cd", "product", "CD-ROM CR-8005" },
  632. { "scsi-cd", "ver", "1.0k" },
  633. };
  634. static const size_t hw_compat_q800_len = G_N_ELEMENTS(hw_compat_q800);
  635. static void q800_machine_class_init(ObjectClass *oc, void *data)
  636. {
  637. static const char * const valid_cpu_types[] = {
  638. M68K_CPU_TYPE_NAME("m68040"),
  639. NULL
  640. };
  641. MachineClass *mc = MACHINE_CLASS(oc);
  642. mc->desc = "Macintosh Quadra 800";
  643. mc->init = q800_machine_init;
  644. mc->default_cpu_type = M68K_CPU_TYPE_NAME("m68040");
  645. mc->valid_cpu_types = valid_cpu_types;
  646. mc->max_cpus = 1;
  647. mc->block_default_type = IF_SCSI;
  648. mc->default_ram_id = "m68k_mac.ram";
  649. machine_add_audiodev_property(mc);
  650. compat_props_add(mc->compat_props, hw_compat_q800, hw_compat_q800_len);
  651. object_class_property_add_bool(oc, "easc", q800_get_easc, q800_set_easc);
  652. object_class_property_set_description(oc, "easc",
  653. "Set to off to use ASC rather than EASC");
  654. }
  655. static const TypeInfo q800_machine_typeinfo = {
  656. .name = MACHINE_TYPE_NAME("q800"),
  657. .parent = TYPE_MACHINE,
  658. .instance_init = q800_init,
  659. .instance_size = sizeof(Q800MachineState),
  660. .class_init = q800_machine_class_init,
  661. };
  662. static void q800_machine_register_types(void)
  663. {
  664. type_register_static(&q800_machine_typeinfo);
  665. }
  666. type_init(q800_machine_register_types)