mcf_intc.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223
  1. /*
  2. * ColdFire Interrupt Controller emulation.
  3. *
  4. * Copyright (c) 2007 CodeSourcery.
  5. *
  6. * This code is licensed under the GPL
  7. */
  8. #include "qemu/osdep.h"
  9. #include "qapi/error.h"
  10. #include "qemu/module.h"
  11. #include "qemu/log.h"
  12. #include "cpu.h"
  13. #include "hw/irq.h"
  14. #include "hw/sysbus.h"
  15. #include "hw/m68k/mcf.h"
  16. #include "hw/qdev-properties.h"
  17. #include "qom/object.h"
  18. #define TYPE_MCF_INTC "mcf-intc"
  19. OBJECT_DECLARE_SIMPLE_TYPE(mcf_intc_state, MCF_INTC)
  20. struct mcf_intc_state {
  21. SysBusDevice parent_obj;
  22. MemoryRegion iomem;
  23. uint64_t ipr;
  24. uint64_t imr;
  25. uint64_t ifr;
  26. uint64_t enabled;
  27. uint8_t icr[64];
  28. M68kCPU *cpu;
  29. int active_vector;
  30. };
  31. static void mcf_intc_update(mcf_intc_state *s)
  32. {
  33. uint64_t active;
  34. int i;
  35. int best;
  36. int best_level;
  37. active = (s->ipr | s->ifr) & s->enabled & ~s->imr;
  38. best_level = 0;
  39. best = 64;
  40. if (active) {
  41. for (i = 0; i < 64; i++) {
  42. if ((active & 1) != 0 && s->icr[i] >= best_level) {
  43. best_level = s->icr[i];
  44. best = i;
  45. }
  46. active >>= 1;
  47. }
  48. }
  49. s->active_vector = ((best == 64) ? 24 : (best + 64));
  50. m68k_set_irq_level(s->cpu, best_level, s->active_vector);
  51. }
  52. static uint64_t mcf_intc_read(void *opaque, hwaddr addr,
  53. unsigned size)
  54. {
  55. int offset;
  56. mcf_intc_state *s = (mcf_intc_state *)opaque;
  57. offset = addr & 0xff;
  58. if (offset >= 0x40 && offset < 0x80) {
  59. return s->icr[offset - 0x40];
  60. }
  61. switch (offset) {
  62. case 0x00:
  63. return (uint32_t)(s->ipr >> 32);
  64. case 0x04:
  65. return (uint32_t)s->ipr;
  66. case 0x08:
  67. return (uint32_t)(s->imr >> 32);
  68. case 0x0c:
  69. return (uint32_t)s->imr;
  70. case 0x10:
  71. return (uint32_t)(s->ifr >> 32);
  72. case 0x14:
  73. return (uint32_t)s->ifr;
  74. case 0xe0: /* SWIACK. */
  75. return s->active_vector;
  76. case 0xe1: case 0xe2: case 0xe3: case 0xe4:
  77. case 0xe5: case 0xe6: case 0xe7:
  78. /* LnIACK */
  79. qemu_log_mask(LOG_UNIMP, "%s: LnIACK not implemented (offset 0x%02x)\n",
  80. __func__, offset);
  81. /* fallthru */
  82. default:
  83. return 0;
  84. }
  85. }
  86. static void mcf_intc_write(void *opaque, hwaddr addr,
  87. uint64_t val, unsigned size)
  88. {
  89. int offset;
  90. mcf_intc_state *s = (mcf_intc_state *)opaque;
  91. offset = addr & 0xff;
  92. if (offset >= 0x40 && offset < 0x80) {
  93. int n = offset - 0x40;
  94. s->icr[n] = val;
  95. if (val == 0)
  96. s->enabled &= ~(1ull << n);
  97. else
  98. s->enabled |= (1ull << n);
  99. mcf_intc_update(s);
  100. return;
  101. }
  102. switch (offset) {
  103. case 0x00: case 0x04:
  104. /* Ignore IPR writes. */
  105. return;
  106. case 0x08:
  107. s->imr = (s->imr & 0xffffffff) | ((uint64_t)val << 32);
  108. break;
  109. case 0x0c:
  110. s->imr = (s->imr & 0xffffffff00000000ull) | (uint32_t)val;
  111. break;
  112. case 0x1c:
  113. if (val & 0x40) {
  114. s->imr = ~0ull;
  115. } else {
  116. s->imr |= (0x1ull << (val & 0x3f));
  117. }
  118. break;
  119. case 0x1d:
  120. if (val & 0x40) {
  121. s->imr = 0ull;
  122. } else {
  123. s->imr &= ~(0x1ull << (val & 0x3f));
  124. }
  125. break;
  126. default:
  127. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%02x\n",
  128. __func__, offset);
  129. return;
  130. }
  131. mcf_intc_update(s);
  132. }
  133. static void mcf_intc_set_irq(void *opaque, int irq, int level)
  134. {
  135. mcf_intc_state *s = (mcf_intc_state *)opaque;
  136. if (irq >= 64)
  137. return;
  138. if (level)
  139. s->ipr |= 1ull << irq;
  140. else
  141. s->ipr &= ~(1ull << irq);
  142. mcf_intc_update(s);
  143. }
  144. static void mcf_intc_reset(DeviceState *dev)
  145. {
  146. mcf_intc_state *s = MCF_INTC(dev);
  147. s->imr = ~0ull;
  148. s->ipr = 0;
  149. s->ifr = 0;
  150. s->enabled = 0;
  151. memset(s->icr, 0, 64);
  152. s->active_vector = 24;
  153. }
  154. static const MemoryRegionOps mcf_intc_ops = {
  155. .read = mcf_intc_read,
  156. .write = mcf_intc_write,
  157. .endianness = DEVICE_BIG_ENDIAN,
  158. };
  159. static void mcf_intc_instance_init(Object *obj)
  160. {
  161. mcf_intc_state *s = MCF_INTC(obj);
  162. memory_region_init_io(&s->iomem, obj, &mcf_intc_ops, s, "mcf", 0x100);
  163. sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem);
  164. }
  165. static const Property mcf_intc_properties[] = {
  166. DEFINE_PROP_LINK("m68k-cpu", mcf_intc_state, cpu,
  167. TYPE_M68K_CPU, M68kCPU *),
  168. };
  169. static void mcf_intc_class_init(ObjectClass *oc, void *data)
  170. {
  171. DeviceClass *dc = DEVICE_CLASS(oc);
  172. device_class_set_props(dc, mcf_intc_properties);
  173. set_bit(DEVICE_CATEGORY_MISC, dc->categories);
  174. device_class_set_legacy_reset(dc, mcf_intc_reset);
  175. }
  176. static const TypeInfo mcf_intc_gate_info = {
  177. .name = TYPE_MCF_INTC,
  178. .parent = TYPE_SYS_BUS_DEVICE,
  179. .instance_size = sizeof(mcf_intc_state),
  180. .instance_init = mcf_intc_instance_init,
  181. .class_init = mcf_intc_class_init,
  182. };
  183. static void mcf_intc_register_types(void)
  184. {
  185. type_register_static(&mcf_intc_gate_info);
  186. }
  187. type_init(mcf_intc_register_types)
  188. qemu_irq *mcf_intc_init(MemoryRegion *sysmem,
  189. hwaddr base,
  190. M68kCPU *cpu)
  191. {
  192. DeviceState *dev;
  193. dev = qdev_new(TYPE_MCF_INTC);
  194. object_property_set_link(OBJECT(dev), "m68k-cpu",
  195. OBJECT(cpu), &error_abort);
  196. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  197. memory_region_add_subregion(sysmem, base,
  198. sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0));
  199. return qemu_allocate_irqs(mcf_intc_set_irq, dev, 64);
  200. }