xics_spapr.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /*
  2. * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
  3. *
  4. * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics
  5. *
  6. * Copyright (c) 2010,2011 David Gibson, IBM Corporation.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. *
  26. */
  27. #include "qemu/osdep.h"
  28. #include "trace.h"
  29. #include "qemu/timer.h"
  30. #include "hw/ppc/spapr.h"
  31. #include "hw/ppc/spapr_cpu_core.h"
  32. #include "hw/ppc/xics.h"
  33. #include "hw/ppc/xics_spapr.h"
  34. #include "hw/ppc/fdt.h"
  35. #include "qapi/visitor.h"
  36. /*
  37. * Guest interfaces
  38. */
  39. static bool check_emulated_xics(SpaprMachineState *spapr, const char *func)
  40. {
  41. if (spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT) ||
  42. kvm_irqchip_in_kernel()) {
  43. error_report("pseries: %s must only be called for emulated XICS",
  44. func);
  45. return false;
  46. }
  47. return true;
  48. }
  49. #define CHECK_EMULATED_XICS_HCALL(spapr) \
  50. do { \
  51. if (!check_emulated_xics((spapr), __func__)) { \
  52. return H_HARDWARE; \
  53. } \
  54. } while (0)
  55. static target_ulong h_cppr(PowerPCCPU *cpu, SpaprMachineState *spapr,
  56. target_ulong opcode, target_ulong *args)
  57. {
  58. target_ulong cppr = args[0];
  59. CHECK_EMULATED_XICS_HCALL(spapr);
  60. icp_set_cppr(spapr_cpu_state(cpu)->icp, cppr);
  61. return H_SUCCESS;
  62. }
  63. static target_ulong h_ipi(PowerPCCPU *cpu, SpaprMachineState *spapr,
  64. target_ulong opcode, target_ulong *args)
  65. {
  66. target_ulong mfrr = args[1];
  67. ICPState *icp = xics_icp_get(XICS_FABRIC(spapr), args[0]);
  68. CHECK_EMULATED_XICS_HCALL(spapr);
  69. if (!icp) {
  70. return H_PARAMETER;
  71. }
  72. icp_set_mfrr(icp, mfrr);
  73. return H_SUCCESS;
  74. }
  75. static target_ulong h_xirr(PowerPCCPU *cpu, SpaprMachineState *spapr,
  76. target_ulong opcode, target_ulong *args)
  77. {
  78. uint32_t xirr = icp_accept(spapr_cpu_state(cpu)->icp);
  79. CHECK_EMULATED_XICS_HCALL(spapr);
  80. args[0] = xirr;
  81. return H_SUCCESS;
  82. }
  83. static target_ulong h_xirr_x(PowerPCCPU *cpu, SpaprMachineState *spapr,
  84. target_ulong opcode, target_ulong *args)
  85. {
  86. uint32_t xirr = icp_accept(spapr_cpu_state(cpu)->icp);
  87. CHECK_EMULATED_XICS_HCALL(spapr);
  88. args[0] = xirr;
  89. args[1] = cpu_get_host_ticks();
  90. return H_SUCCESS;
  91. }
  92. static target_ulong h_eoi(PowerPCCPU *cpu, SpaprMachineState *spapr,
  93. target_ulong opcode, target_ulong *args)
  94. {
  95. target_ulong xirr = args[0];
  96. CHECK_EMULATED_XICS_HCALL(spapr);
  97. icp_eoi(spapr_cpu_state(cpu)->icp, xirr);
  98. return H_SUCCESS;
  99. }
  100. static target_ulong h_ipoll(PowerPCCPU *cpu, SpaprMachineState *spapr,
  101. target_ulong opcode, target_ulong *args)
  102. {
  103. ICPState *icp = xics_icp_get(XICS_FABRIC(spapr), args[0]);
  104. uint32_t mfrr;
  105. uint32_t xirr;
  106. CHECK_EMULATED_XICS_HCALL(spapr);
  107. if (!icp) {
  108. return H_PARAMETER;
  109. }
  110. xirr = icp_ipoll(icp, &mfrr);
  111. args[0] = xirr;
  112. args[1] = mfrr;
  113. return H_SUCCESS;
  114. }
  115. #define CHECK_EMULATED_XICS_RTAS(spapr, rets) \
  116. do { \
  117. if (!check_emulated_xics((spapr), __func__)) { \
  118. rtas_st((rets), 0, RTAS_OUT_HW_ERROR); \
  119. return; \
  120. } \
  121. } while (0)
  122. static void rtas_set_xive(PowerPCCPU *cpu, SpaprMachineState *spapr,
  123. uint32_t token,
  124. uint32_t nargs, target_ulong args,
  125. uint32_t nret, target_ulong rets)
  126. {
  127. ICSState *ics = spapr->ics;
  128. uint32_t nr, srcno, server, priority;
  129. CHECK_EMULATED_XICS_RTAS(spapr, rets);
  130. if ((nargs != 3) || (nret != 1)) {
  131. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  132. return;
  133. }
  134. if (!ics) {
  135. rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
  136. return;
  137. }
  138. nr = rtas_ld(args, 0);
  139. server = rtas_ld(args, 1);
  140. priority = rtas_ld(args, 2);
  141. if (!ics_valid_irq(ics, nr) || !xics_icp_get(XICS_FABRIC(spapr), server)
  142. || (priority > 0xff)) {
  143. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  144. return;
  145. }
  146. srcno = nr - ics->offset;
  147. ics_write_xive(ics, srcno, server, priority, priority);
  148. rtas_st(rets, 0, RTAS_OUT_SUCCESS);
  149. }
  150. static void rtas_get_xive(PowerPCCPU *cpu, SpaprMachineState *spapr,
  151. uint32_t token,
  152. uint32_t nargs, target_ulong args,
  153. uint32_t nret, target_ulong rets)
  154. {
  155. ICSState *ics = spapr->ics;
  156. uint32_t nr, srcno;
  157. CHECK_EMULATED_XICS_RTAS(spapr, rets);
  158. if ((nargs != 1) || (nret != 3)) {
  159. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  160. return;
  161. }
  162. if (!ics) {
  163. rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
  164. return;
  165. }
  166. nr = rtas_ld(args, 0);
  167. if (!ics_valid_irq(ics, nr)) {
  168. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  169. return;
  170. }
  171. rtas_st(rets, 0, RTAS_OUT_SUCCESS);
  172. srcno = nr - ics->offset;
  173. rtas_st(rets, 1, ics->irqs[srcno].server);
  174. rtas_st(rets, 2, ics->irqs[srcno].priority);
  175. }
  176. static void rtas_int_off(PowerPCCPU *cpu, SpaprMachineState *spapr,
  177. uint32_t token,
  178. uint32_t nargs, target_ulong args,
  179. uint32_t nret, target_ulong rets)
  180. {
  181. ICSState *ics = spapr->ics;
  182. uint32_t nr, srcno;
  183. CHECK_EMULATED_XICS_RTAS(spapr, rets);
  184. if ((nargs != 1) || (nret != 1)) {
  185. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  186. return;
  187. }
  188. if (!ics) {
  189. rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
  190. return;
  191. }
  192. nr = rtas_ld(args, 0);
  193. if (!ics_valid_irq(ics, nr)) {
  194. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  195. return;
  196. }
  197. srcno = nr - ics->offset;
  198. ics_write_xive(ics, srcno, ics->irqs[srcno].server, 0xff,
  199. ics->irqs[srcno].priority);
  200. rtas_st(rets, 0, RTAS_OUT_SUCCESS);
  201. }
  202. static void rtas_int_on(PowerPCCPU *cpu, SpaprMachineState *spapr,
  203. uint32_t token,
  204. uint32_t nargs, target_ulong args,
  205. uint32_t nret, target_ulong rets)
  206. {
  207. ICSState *ics = spapr->ics;
  208. uint32_t nr, srcno;
  209. CHECK_EMULATED_XICS_RTAS(spapr, rets);
  210. if ((nargs != 1) || (nret != 1)) {
  211. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  212. return;
  213. }
  214. if (!ics) {
  215. rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
  216. return;
  217. }
  218. nr = rtas_ld(args, 0);
  219. if (!ics_valid_irq(ics, nr)) {
  220. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  221. return;
  222. }
  223. srcno = nr - ics->offset;
  224. ics_write_xive(ics, srcno, ics->irqs[srcno].server,
  225. ics->irqs[srcno].saved_priority,
  226. ics->irqs[srcno].saved_priority);
  227. rtas_st(rets, 0, RTAS_OUT_SUCCESS);
  228. }
  229. static void ics_spapr_realize(DeviceState *dev, Error **errp)
  230. {
  231. ICSState *ics = ICS_SPAPR(dev);
  232. ICSStateClass *icsc = ICS_GET_CLASS(ics);
  233. Error *local_err = NULL;
  234. icsc->parent_realize(dev, &local_err);
  235. if (local_err) {
  236. error_propagate(errp, local_err);
  237. return;
  238. }
  239. spapr_rtas_register(RTAS_IBM_SET_XIVE, "ibm,set-xive", rtas_set_xive);
  240. spapr_rtas_register(RTAS_IBM_GET_XIVE, "ibm,get-xive", rtas_get_xive);
  241. spapr_rtas_register(RTAS_IBM_INT_OFF, "ibm,int-off", rtas_int_off);
  242. spapr_rtas_register(RTAS_IBM_INT_ON, "ibm,int-on", rtas_int_on);
  243. spapr_register_hypercall(H_CPPR, h_cppr);
  244. spapr_register_hypercall(H_IPI, h_ipi);
  245. spapr_register_hypercall(H_XIRR, h_xirr);
  246. spapr_register_hypercall(H_XIRR_X, h_xirr_x);
  247. spapr_register_hypercall(H_EOI, h_eoi);
  248. spapr_register_hypercall(H_IPOLL, h_ipoll);
  249. }
  250. static void xics_spapr_dt(SpaprInterruptController *intc, uint32_t nr_servers,
  251. void *fdt, uint32_t phandle)
  252. {
  253. uint32_t interrupt_server_ranges_prop[] = {
  254. 0, cpu_to_be32(nr_servers),
  255. };
  256. int node;
  257. _FDT(node = fdt_add_subnode(fdt, 0, "interrupt-controller"));
  258. _FDT(fdt_setprop_string(fdt, node, "device_type",
  259. "PowerPC-External-Interrupt-Presentation"));
  260. _FDT(fdt_setprop_string(fdt, node, "compatible", "IBM,ppc-xicp"));
  261. _FDT(fdt_setprop(fdt, node, "interrupt-controller", NULL, 0));
  262. _FDT(fdt_setprop(fdt, node, "ibm,interrupt-server-ranges",
  263. interrupt_server_ranges_prop,
  264. sizeof(interrupt_server_ranges_prop)));
  265. _FDT(fdt_setprop_cell(fdt, node, "#interrupt-cells", 2));
  266. _FDT(fdt_setprop_cell(fdt, node, "linux,phandle", phandle));
  267. _FDT(fdt_setprop_cell(fdt, node, "phandle", phandle));
  268. }
  269. static int xics_spapr_cpu_intc_create(SpaprInterruptController *intc,
  270. PowerPCCPU *cpu, Error **errp)
  271. {
  272. ICSState *ics = ICS_SPAPR(intc);
  273. Object *obj;
  274. SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
  275. obj = icp_create(OBJECT(cpu), TYPE_ICP, ics->xics, errp);
  276. if (!obj) {
  277. return -1;
  278. }
  279. spapr_cpu->icp = ICP(obj);
  280. return 0;
  281. }
  282. static void xics_spapr_cpu_intc_reset(SpaprInterruptController *intc,
  283. PowerPCCPU *cpu)
  284. {
  285. icp_reset(spapr_cpu_state(cpu)->icp);
  286. }
  287. static void xics_spapr_cpu_intc_destroy(SpaprInterruptController *intc,
  288. PowerPCCPU *cpu)
  289. {
  290. SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
  291. icp_destroy(spapr_cpu->icp);
  292. spapr_cpu->icp = NULL;
  293. }
  294. static int xics_spapr_claim_irq(SpaprInterruptController *intc, int irq,
  295. bool lsi, Error **errp)
  296. {
  297. ICSState *ics = ICS_SPAPR(intc);
  298. assert(ics);
  299. assert(ics_valid_irq(ics, irq));
  300. if (!ics_irq_free(ics, irq - ics->offset)) {
  301. error_setg(errp, "IRQ %d is not free", irq);
  302. return -EBUSY;
  303. }
  304. ics_set_irq_type(ics, irq - ics->offset, lsi);
  305. return 0;
  306. }
  307. static void xics_spapr_free_irq(SpaprInterruptController *intc, int irq)
  308. {
  309. ICSState *ics = ICS_SPAPR(intc);
  310. uint32_t srcno = irq - ics->offset;
  311. assert(ics_valid_irq(ics, irq));
  312. memset(&ics->irqs[srcno], 0, sizeof(ICSIRQState));
  313. }
  314. static void xics_spapr_set_irq(SpaprInterruptController *intc, int irq, int val)
  315. {
  316. ICSState *ics = ICS_SPAPR(intc);
  317. uint32_t srcno = irq - ics->offset;
  318. ics_set_irq(ics, srcno, val);
  319. }
  320. static void xics_spapr_print_info(SpaprInterruptController *intc, GString *buf)
  321. {
  322. ICSState *ics = ICS_SPAPR(intc);
  323. CPUState *cs;
  324. CPU_FOREACH(cs) {
  325. PowerPCCPU *cpu = POWERPC_CPU(cs);
  326. icp_pic_print_info(spapr_cpu_state(cpu)->icp, buf);
  327. }
  328. ics_pic_print_info(ics, buf);
  329. }
  330. static int xics_spapr_post_load(SpaprInterruptController *intc, int version_id)
  331. {
  332. if (!kvm_irqchip_in_kernel()) {
  333. CPUState *cs;
  334. CPU_FOREACH(cs) {
  335. PowerPCCPU *cpu = POWERPC_CPU(cs);
  336. icp_resend(spapr_cpu_state(cpu)->icp);
  337. }
  338. }
  339. return 0;
  340. }
  341. static int xics_spapr_activate(SpaprInterruptController *intc,
  342. uint32_t nr_servers, Error **errp)
  343. {
  344. if (kvm_enabled()) {
  345. return spapr_irq_init_kvm(xics_kvm_connect, intc, nr_servers, errp);
  346. }
  347. return 0;
  348. }
  349. static void xics_spapr_deactivate(SpaprInterruptController *intc)
  350. {
  351. if (kvm_irqchip_in_kernel()) {
  352. xics_kvm_disconnect(intc);
  353. }
  354. }
  355. static void ics_spapr_class_init(ObjectClass *klass, void *data)
  356. {
  357. DeviceClass *dc = DEVICE_CLASS(klass);
  358. ICSStateClass *isc = ICS_CLASS(klass);
  359. SpaprInterruptControllerClass *sicc = SPAPR_INTC_CLASS(klass);
  360. device_class_set_parent_realize(dc, ics_spapr_realize,
  361. &isc->parent_realize);
  362. sicc->activate = xics_spapr_activate;
  363. sicc->deactivate = xics_spapr_deactivate;
  364. sicc->cpu_intc_create = xics_spapr_cpu_intc_create;
  365. sicc->cpu_intc_reset = xics_spapr_cpu_intc_reset;
  366. sicc->cpu_intc_destroy = xics_spapr_cpu_intc_destroy;
  367. sicc->claim_irq = xics_spapr_claim_irq;
  368. sicc->free_irq = xics_spapr_free_irq;
  369. sicc->set_irq = xics_spapr_set_irq;
  370. sicc->print_info = xics_spapr_print_info;
  371. sicc->dt = xics_spapr_dt;
  372. sicc->post_load = xics_spapr_post_load;
  373. }
  374. static const TypeInfo ics_spapr_info = {
  375. .name = TYPE_ICS_SPAPR,
  376. .parent = TYPE_ICS,
  377. .class_init = ics_spapr_class_init,
  378. .interfaces = (InterfaceInfo[]) {
  379. { TYPE_SPAPR_INTC },
  380. { }
  381. },
  382. };
  383. static void xics_spapr_register_types(void)
  384. {
  385. type_register_static(&ics_spapr_info);
  386. }
  387. type_init(xics_spapr_register_types)