xics.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750
  1. /*
  2. * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
  3. *
  4. * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics
  5. *
  6. * Copyright (c) 2010,2011 David Gibson, IBM Corporation.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. *
  26. */
  27. #include "qemu/osdep.h"
  28. #include "qapi/error.h"
  29. #include "trace.h"
  30. #include "qemu/timer.h"
  31. #include "hw/ppc/xics.h"
  32. #include "hw/qdev-properties.h"
  33. #include "qemu/error-report.h"
  34. #include "qemu/module.h"
  35. #include "qapi/visitor.h"
  36. #include "migration/vmstate.h"
  37. #include "hw/intc/intc.h"
  38. #include "hw/irq.h"
  39. #include "system/kvm.h"
  40. #include "system/reset.h"
  41. #include "target/ppc/cpu.h"
  42. void icp_pic_print_info(ICPState *icp, GString *buf)
  43. {
  44. int cpu_index;
  45. /* Skip partially initialized vCPUs. This can happen on sPAPR when vCPUs
  46. * are hot plugged or unplugged.
  47. */
  48. if (!icp) {
  49. return;
  50. }
  51. cpu_index = icp->cs ? icp->cs->cpu_index : -1;
  52. if (!icp->output) {
  53. return;
  54. }
  55. if (kvm_irqchip_in_kernel()) {
  56. icp_synchronize_state(icp);
  57. }
  58. g_string_append_printf(buf, "CPU %d XIRR=%08x (%p) PP=%02x MFRR=%02x\n",
  59. cpu_index, icp->xirr, icp->xirr_owner,
  60. icp->pending_priority, icp->mfrr);
  61. }
  62. void ics_pic_print_info(ICSState *ics, GString *buf)
  63. {
  64. uint32_t i;
  65. g_string_append_printf(buf, "ICS %4x..%4x %p\n",
  66. ics->offset, ics->offset + ics->nr_irqs - 1, ics);
  67. if (!ics->irqs) {
  68. return;
  69. }
  70. if (kvm_irqchip_in_kernel()) {
  71. ics_synchronize_state(ics);
  72. }
  73. for (i = 0; i < ics->nr_irqs; i++) {
  74. ICSIRQState *irq = ics->irqs + i;
  75. if (!(irq->flags & XICS_FLAGS_IRQ_MASK)) {
  76. continue;
  77. }
  78. g_string_append_printf(buf, " %4x %s %02x %02x\n",
  79. ics->offset + i,
  80. (irq->flags & XICS_FLAGS_IRQ_LSI) ?
  81. "LSI" : "MSI",
  82. irq->priority, irq->status);
  83. }
  84. }
  85. /*
  86. * ICP: Presentation layer
  87. */
  88. #define XISR_MASK 0x00ffffff
  89. #define CPPR_MASK 0xff000000
  90. #define XISR(icp) (((icp)->xirr) & XISR_MASK)
  91. #define CPPR(icp) (((icp)->xirr) >> 24)
  92. static void ics_reject(ICSState *ics, uint32_t nr);
  93. static void ics_eoi(ICSState *ics, uint32_t nr);
  94. static void icp_check_ipi(ICPState *icp)
  95. {
  96. if (XISR(icp) && (icp->pending_priority <= icp->mfrr)) {
  97. return;
  98. }
  99. trace_xics_icp_check_ipi(icp->cs->cpu_index, icp->mfrr);
  100. if (XISR(icp) && icp->xirr_owner) {
  101. ics_reject(icp->xirr_owner, XISR(icp));
  102. }
  103. icp->xirr = (icp->xirr & ~XISR_MASK) | XICS_IPI;
  104. icp->pending_priority = icp->mfrr;
  105. icp->xirr_owner = NULL;
  106. qemu_irq_raise(icp->output);
  107. }
  108. void icp_resend(ICPState *icp)
  109. {
  110. XICSFabric *xi = icp->xics;
  111. XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
  112. if (icp->mfrr < CPPR(icp)) {
  113. icp_check_ipi(icp);
  114. }
  115. xic->ics_resend(xi);
  116. }
  117. void icp_set_cppr(ICPState *icp, uint8_t cppr)
  118. {
  119. uint8_t old_cppr;
  120. uint32_t old_xisr;
  121. old_cppr = CPPR(icp);
  122. icp->xirr = (icp->xirr & ~CPPR_MASK) | (cppr << 24);
  123. if (cppr < old_cppr) {
  124. if (XISR(icp) && (cppr <= icp->pending_priority)) {
  125. old_xisr = XISR(icp);
  126. icp->xirr &= ~XISR_MASK; /* Clear XISR */
  127. icp->pending_priority = 0xff;
  128. qemu_irq_lower(icp->output);
  129. if (icp->xirr_owner) {
  130. ics_reject(icp->xirr_owner, old_xisr);
  131. icp->xirr_owner = NULL;
  132. }
  133. }
  134. } else {
  135. if (!XISR(icp)) {
  136. icp_resend(icp);
  137. }
  138. }
  139. }
  140. void icp_set_mfrr(ICPState *icp, uint8_t mfrr)
  141. {
  142. icp->mfrr = mfrr;
  143. if (mfrr < CPPR(icp)) {
  144. icp_check_ipi(icp);
  145. }
  146. }
  147. uint32_t icp_accept(ICPState *icp)
  148. {
  149. uint32_t xirr = icp->xirr;
  150. qemu_irq_lower(icp->output);
  151. icp->xirr = icp->pending_priority << 24;
  152. icp->pending_priority = 0xff;
  153. icp->xirr_owner = NULL;
  154. trace_xics_icp_accept(xirr, icp->xirr);
  155. return xirr;
  156. }
  157. uint32_t icp_ipoll(ICPState *icp, uint32_t *mfrr)
  158. {
  159. if (mfrr) {
  160. *mfrr = icp->mfrr;
  161. }
  162. return icp->xirr;
  163. }
  164. void icp_eoi(ICPState *icp, uint32_t xirr)
  165. {
  166. XICSFabric *xi = icp->xics;
  167. XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
  168. ICSState *ics;
  169. uint32_t irq;
  170. /* Send EOI -> ICS */
  171. icp->xirr = (icp->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK);
  172. trace_xics_icp_eoi(icp->cs->cpu_index, xirr, icp->xirr);
  173. irq = xirr & XISR_MASK;
  174. ics = xic->ics_get(xi, irq);
  175. if (ics) {
  176. ics_eoi(ics, irq);
  177. }
  178. if (!XISR(icp)) {
  179. icp_resend(icp);
  180. }
  181. }
  182. void icp_irq(ICSState *ics, int server, int nr, uint8_t priority)
  183. {
  184. ICPState *icp = xics_icp_get(ics->xics, server);
  185. trace_xics_icp_irq(server, nr, priority);
  186. if ((priority >= CPPR(icp))
  187. || (XISR(icp) && (icp->pending_priority <= priority))) {
  188. ics_reject(ics, nr);
  189. } else {
  190. if (XISR(icp) && icp->xirr_owner) {
  191. ics_reject(icp->xirr_owner, XISR(icp));
  192. icp->xirr_owner = NULL;
  193. }
  194. icp->xirr = (icp->xirr & ~XISR_MASK) | (nr & XISR_MASK);
  195. icp->xirr_owner = ics;
  196. icp->pending_priority = priority;
  197. trace_xics_icp_raise(icp->xirr, icp->pending_priority);
  198. qemu_irq_raise(icp->output);
  199. }
  200. }
  201. static int icp_pre_save(void *opaque)
  202. {
  203. ICPState *icp = opaque;
  204. if (kvm_irqchip_in_kernel()) {
  205. icp_get_kvm_state(icp);
  206. }
  207. return 0;
  208. }
  209. static int icp_post_load(void *opaque, int version_id)
  210. {
  211. ICPState *icp = opaque;
  212. if (kvm_irqchip_in_kernel()) {
  213. Error *local_err = NULL;
  214. int ret;
  215. ret = icp_set_kvm_state(icp, &local_err);
  216. if (ret < 0) {
  217. error_report_err(local_err);
  218. return ret;
  219. }
  220. }
  221. return 0;
  222. }
  223. static const VMStateDescription vmstate_icp_server = {
  224. .name = "icp/server",
  225. .version_id = 1,
  226. .minimum_version_id = 1,
  227. .pre_save = icp_pre_save,
  228. .post_load = icp_post_load,
  229. .fields = (const VMStateField[]) {
  230. /* Sanity check */
  231. VMSTATE_UINT32(xirr, ICPState),
  232. VMSTATE_UINT8(pending_priority, ICPState),
  233. VMSTATE_UINT8(mfrr, ICPState),
  234. VMSTATE_END_OF_LIST()
  235. },
  236. };
  237. void icp_reset(ICPState *icp)
  238. {
  239. icp->xirr = 0;
  240. icp->pending_priority = 0xff;
  241. icp->mfrr = 0xff;
  242. if (kvm_irqchip_in_kernel()) {
  243. Error *local_err = NULL;
  244. icp_set_kvm_state(icp, &local_err);
  245. if (local_err) {
  246. error_report_err(local_err);
  247. }
  248. }
  249. }
  250. static void icp_realize(DeviceState *dev, Error **errp)
  251. {
  252. ICPState *icp = ICP(dev);
  253. PowerPCCPU *cpu;
  254. CPUPPCState *env;
  255. Error *err = NULL;
  256. assert(icp->xics);
  257. assert(icp->cs);
  258. cpu = POWERPC_CPU(icp->cs);
  259. env = &cpu->env;
  260. switch (PPC_INPUT(env)) {
  261. case PPC_FLAGS_INPUT_POWER7:
  262. icp->output = qdev_get_gpio_in(DEVICE(cpu), POWER7_INPUT_INT);
  263. break;
  264. case PPC_FLAGS_INPUT_POWER9: /* For SPAPR xics emulation */
  265. icp->output = qdev_get_gpio_in(DEVICE(cpu), POWER9_INPUT_INT);
  266. break;
  267. case PPC_FLAGS_INPUT_970:
  268. icp->output = qdev_get_gpio_in(DEVICE(cpu), PPC970_INPUT_INT);
  269. break;
  270. default:
  271. error_setg(errp, "XICS interrupt controller does not support this CPU bus model");
  272. return;
  273. }
  274. /* Connect the presenter to the VCPU (required for CPU hotplug) */
  275. if (kvm_irqchip_in_kernel()) {
  276. icp_kvm_realize(dev, &err);
  277. if (err) {
  278. error_propagate(errp, err);
  279. return;
  280. }
  281. }
  282. }
  283. static void icp_unrealize(DeviceState *dev)
  284. {
  285. ICPState *icp = ICP(dev);
  286. vmstate_unregister(NULL, &vmstate_icp_server, icp);
  287. }
  288. static const Property icp_properties[] = {
  289. DEFINE_PROP_LINK(ICP_PROP_XICS, ICPState, xics, TYPE_XICS_FABRIC,
  290. XICSFabric *),
  291. DEFINE_PROP_LINK(ICP_PROP_CPU, ICPState, cs, TYPE_CPU, CPUState *),
  292. };
  293. static void icp_class_init(ObjectClass *klass, void *data)
  294. {
  295. DeviceClass *dc = DEVICE_CLASS(klass);
  296. dc->realize = icp_realize;
  297. dc->unrealize = icp_unrealize;
  298. device_class_set_props(dc, icp_properties);
  299. /*
  300. * Reason: part of XICS interrupt controller, needs to be wired up
  301. * by icp_create().
  302. */
  303. dc->user_creatable = false;
  304. }
  305. static const TypeInfo icp_info = {
  306. .name = TYPE_ICP,
  307. .parent = TYPE_DEVICE,
  308. .instance_size = sizeof(ICPState),
  309. .class_init = icp_class_init,
  310. .class_size = sizeof(ICPStateClass),
  311. };
  312. Object *icp_create(Object *cpu, const char *type, XICSFabric *xi, Error **errp)
  313. {
  314. Object *obj;
  315. obj = object_new(type);
  316. object_property_add_child(cpu, type, obj);
  317. object_unref(obj);
  318. object_property_set_link(obj, ICP_PROP_XICS, OBJECT(xi), &error_abort);
  319. object_property_set_link(obj, ICP_PROP_CPU, cpu, &error_abort);
  320. if (!qdev_realize(DEVICE(obj), NULL, errp)) {
  321. object_unparent(obj);
  322. obj = NULL;
  323. }
  324. return obj;
  325. }
  326. void icp_destroy(ICPState *icp)
  327. {
  328. Object *obj = OBJECT(icp);
  329. object_unparent(obj);
  330. }
  331. /*
  332. * ICS: Source layer
  333. */
  334. static void ics_resend_msi(ICSState *ics, int srcno)
  335. {
  336. ICSIRQState *irq = ics->irqs + srcno;
  337. /* FIXME: filter by server#? */
  338. if (irq->status & XICS_STATUS_REJECTED) {
  339. irq->status &= ~XICS_STATUS_REJECTED;
  340. if (irq->priority != 0xff) {
  341. icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
  342. }
  343. }
  344. }
  345. static void ics_resend_lsi(ICSState *ics, int srcno)
  346. {
  347. ICSIRQState *irq = ics->irqs + srcno;
  348. if ((irq->priority != 0xff)
  349. && (irq->status & XICS_STATUS_ASSERTED)
  350. && !(irq->status & XICS_STATUS_SENT)) {
  351. irq->status |= XICS_STATUS_SENT;
  352. icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
  353. }
  354. }
  355. static void ics_set_irq_msi(ICSState *ics, int srcno, int val)
  356. {
  357. ICSIRQState *irq = ics->irqs + srcno;
  358. trace_xics_ics_set_irq_msi(srcno, srcno + ics->offset);
  359. if (val) {
  360. if (irq->priority == 0xff) {
  361. irq->status |= XICS_STATUS_MASKED_PENDING;
  362. trace_xics_masked_pending();
  363. } else {
  364. icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
  365. }
  366. }
  367. }
  368. static void ics_set_irq_lsi(ICSState *ics, int srcno, int val)
  369. {
  370. ICSIRQState *irq = ics->irqs + srcno;
  371. trace_xics_ics_set_irq_lsi(srcno, srcno + ics->offset);
  372. if (val) {
  373. irq->status |= XICS_STATUS_ASSERTED;
  374. } else {
  375. irq->status &= ~XICS_STATUS_ASSERTED;
  376. }
  377. ics_resend_lsi(ics, srcno);
  378. }
  379. void ics_set_irq(void *opaque, int srcno, int val)
  380. {
  381. ICSState *ics = (ICSState *)opaque;
  382. if (kvm_irqchip_in_kernel()) {
  383. ics_kvm_set_irq(ics, srcno, val);
  384. return;
  385. }
  386. if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
  387. ics_set_irq_lsi(ics, srcno, val);
  388. } else {
  389. ics_set_irq_msi(ics, srcno, val);
  390. }
  391. }
  392. static void ics_write_xive_msi(ICSState *ics, int srcno)
  393. {
  394. ICSIRQState *irq = ics->irqs + srcno;
  395. if (!(irq->status & XICS_STATUS_MASKED_PENDING)
  396. || (irq->priority == 0xff)) {
  397. return;
  398. }
  399. irq->status &= ~XICS_STATUS_MASKED_PENDING;
  400. icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
  401. }
  402. static void ics_write_xive_lsi(ICSState *ics, int srcno)
  403. {
  404. ics_resend_lsi(ics, srcno);
  405. }
  406. void ics_write_xive(ICSState *ics, int srcno, int server,
  407. uint8_t priority, uint8_t saved_priority)
  408. {
  409. ICSIRQState *irq = ics->irqs + srcno;
  410. irq->server = server;
  411. irq->priority = priority;
  412. irq->saved_priority = saved_priority;
  413. trace_xics_ics_write_xive(ics->offset + srcno, srcno, server, priority);
  414. if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
  415. ics_write_xive_lsi(ics, srcno);
  416. } else {
  417. ics_write_xive_msi(ics, srcno);
  418. }
  419. }
  420. static void ics_reject(ICSState *ics, uint32_t nr)
  421. {
  422. ICSStateClass *isc = ICS_GET_CLASS(ics);
  423. ICSIRQState *irq = ics->irqs + nr - ics->offset;
  424. if (isc->reject) {
  425. isc->reject(ics, nr);
  426. return;
  427. }
  428. trace_xics_ics_reject(nr, nr - ics->offset);
  429. if (irq->flags & XICS_FLAGS_IRQ_MSI) {
  430. irq->status |= XICS_STATUS_REJECTED;
  431. } else if (irq->flags & XICS_FLAGS_IRQ_LSI) {
  432. irq->status &= ~XICS_STATUS_SENT;
  433. }
  434. }
  435. void ics_resend(ICSState *ics)
  436. {
  437. ICSStateClass *isc = ICS_GET_CLASS(ics);
  438. int i;
  439. if (isc->resend) {
  440. isc->resend(ics);
  441. return;
  442. }
  443. for (i = 0; i < ics->nr_irqs; i++) {
  444. /* FIXME: filter by server#? */
  445. if (ics->irqs[i].flags & XICS_FLAGS_IRQ_LSI) {
  446. ics_resend_lsi(ics, i);
  447. } else {
  448. ics_resend_msi(ics, i);
  449. }
  450. }
  451. }
  452. static void ics_eoi(ICSState *ics, uint32_t nr)
  453. {
  454. int srcno = nr - ics->offset;
  455. ICSIRQState *irq = ics->irqs + srcno;
  456. trace_xics_ics_eoi(nr);
  457. if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
  458. irq->status &= ~XICS_STATUS_SENT;
  459. }
  460. }
  461. static void ics_reset_irq(ICSIRQState *irq)
  462. {
  463. irq->priority = 0xff;
  464. irq->saved_priority = 0xff;
  465. }
  466. static void ics_reset_hold(Object *obj, ResetType type)
  467. {
  468. ICSState *ics = ICS(obj);
  469. g_autofree uint8_t *flags = g_malloc(ics->nr_irqs);
  470. int i;
  471. for (i = 0; i < ics->nr_irqs; i++) {
  472. flags[i] = ics->irqs[i].flags;
  473. }
  474. memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs);
  475. for (i = 0; i < ics->nr_irqs; i++) {
  476. ics_reset_irq(ics->irqs + i);
  477. ics->irqs[i].flags = flags[i];
  478. }
  479. if (kvm_irqchip_in_kernel()) {
  480. Error *local_err = NULL;
  481. ics_set_kvm_state(ics, &local_err);
  482. if (local_err) {
  483. error_report_err(local_err);
  484. }
  485. }
  486. }
  487. static void ics_reset_handler(void *dev)
  488. {
  489. device_cold_reset(dev);
  490. }
  491. static void ics_realize(DeviceState *dev, Error **errp)
  492. {
  493. ICSState *ics = ICS(dev);
  494. assert(ics->xics);
  495. if (!ics->nr_irqs) {
  496. error_setg(errp, "Number of interrupts needs to be greater 0");
  497. return;
  498. }
  499. ics->irqs = g_new0(ICSIRQState, ics->nr_irqs);
  500. qemu_register_reset(ics_reset_handler, ics);
  501. }
  502. static void ics_instance_init(Object *obj)
  503. {
  504. ICSState *ics = ICS(obj);
  505. ics->offset = XICS_IRQ_BASE;
  506. }
  507. static int ics_pre_save(void *opaque)
  508. {
  509. ICSState *ics = opaque;
  510. if (kvm_irqchip_in_kernel()) {
  511. ics_get_kvm_state(ics);
  512. }
  513. return 0;
  514. }
  515. static int ics_post_load(void *opaque, int version_id)
  516. {
  517. ICSState *ics = opaque;
  518. if (kvm_irqchip_in_kernel()) {
  519. Error *local_err = NULL;
  520. int ret;
  521. ret = ics_set_kvm_state(ics, &local_err);
  522. if (ret < 0) {
  523. error_report_err(local_err);
  524. return ret;
  525. }
  526. }
  527. return 0;
  528. }
  529. static const VMStateDescription vmstate_ics_irq = {
  530. .name = "ics/irq",
  531. .version_id = 2,
  532. .minimum_version_id = 1,
  533. .fields = (const VMStateField[]) {
  534. VMSTATE_UINT32(server, ICSIRQState),
  535. VMSTATE_UINT8(priority, ICSIRQState),
  536. VMSTATE_UINT8(saved_priority, ICSIRQState),
  537. VMSTATE_UINT8(status, ICSIRQState),
  538. VMSTATE_UINT8(flags, ICSIRQState),
  539. VMSTATE_END_OF_LIST()
  540. },
  541. };
  542. static const VMStateDescription vmstate_ics = {
  543. .name = "ics",
  544. .version_id = 1,
  545. .minimum_version_id = 1,
  546. .pre_save = ics_pre_save,
  547. .post_load = ics_post_load,
  548. .fields = (const VMStateField[]) {
  549. /* Sanity check */
  550. VMSTATE_UINT32_EQUAL(nr_irqs, ICSState, NULL),
  551. VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs,
  552. vmstate_ics_irq,
  553. ICSIRQState),
  554. VMSTATE_END_OF_LIST()
  555. },
  556. };
  557. static const Property ics_properties[] = {
  558. DEFINE_PROP_UINT32("nr-irqs", ICSState, nr_irqs, 0),
  559. DEFINE_PROP_LINK(ICS_PROP_XICS, ICSState, xics, TYPE_XICS_FABRIC,
  560. XICSFabric *),
  561. };
  562. static void ics_class_init(ObjectClass *klass, void *data)
  563. {
  564. DeviceClass *dc = DEVICE_CLASS(klass);
  565. ResettableClass *rc = RESETTABLE_CLASS(klass);
  566. dc->realize = ics_realize;
  567. device_class_set_props(dc, ics_properties);
  568. dc->vmsd = &vmstate_ics;
  569. /*
  570. * Reason: part of XICS interrupt controller, needs to be wired up,
  571. * e.g. by spapr_irq_init().
  572. */
  573. dc->user_creatable = false;
  574. rc->phases.hold = ics_reset_hold;
  575. }
  576. static const TypeInfo ics_info = {
  577. .name = TYPE_ICS,
  578. .parent = TYPE_DEVICE,
  579. .instance_size = sizeof(ICSState),
  580. .instance_init = ics_instance_init,
  581. .class_init = ics_class_init,
  582. .class_size = sizeof(ICSStateClass),
  583. };
  584. static const TypeInfo xics_fabric_info = {
  585. .name = TYPE_XICS_FABRIC,
  586. .parent = TYPE_INTERFACE,
  587. .class_size = sizeof(XICSFabricClass),
  588. };
  589. /*
  590. * Exported functions
  591. */
  592. ICPState *xics_icp_get(XICSFabric *xi, int server)
  593. {
  594. XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
  595. return xic->icp_get(xi, server);
  596. }
  597. void ics_set_irq_type(ICSState *ics, int srcno, bool lsi)
  598. {
  599. assert(!(ics->irqs[srcno].flags & XICS_FLAGS_IRQ_MASK));
  600. ics->irqs[srcno].flags |=
  601. lsi ? XICS_FLAGS_IRQ_LSI : XICS_FLAGS_IRQ_MSI;
  602. if (kvm_irqchip_in_kernel()) {
  603. Error *local_err = NULL;
  604. ics_reset_irq(ics->irqs + srcno);
  605. ics_set_kvm_state_one(ics, srcno, &local_err);
  606. if (local_err) {
  607. error_report_err(local_err);
  608. }
  609. }
  610. }
  611. static void xics_register_types(void)
  612. {
  613. type_register_static(&ics_info);
  614. type_register_static(&icp_info);
  615. type_register_static(&xics_fabric_info);
  616. }
  617. type_init(xics_register_types)