2
0

m68k_irqc.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125
  1. /*
  2. * SPDX-License-Identifier: GPL-2.0-or-later
  3. *
  4. * QEMU Motorola 680x0 IRQ Controller
  5. *
  6. * (c) 2020 Laurent Vivier <laurent@vivier.eu>
  7. *
  8. */
  9. #include "qemu/osdep.h"
  10. #include "cpu.h"
  11. #include "migration/vmstate.h"
  12. #include "hw/qdev-properties.h"
  13. #include "hw/nmi.h"
  14. #include "hw/intc/intc.h"
  15. #include "hw/intc/m68k_irqc.h"
  16. static bool m68k_irqc_get_statistics(InterruptStatsProvider *obj,
  17. uint64_t **irq_counts, unsigned int *nb_irqs)
  18. {
  19. M68KIRQCState *s = M68K_IRQC(obj);
  20. *irq_counts = s->stats_irq_count;
  21. *nb_irqs = ARRAY_SIZE(s->stats_irq_count);
  22. return true;
  23. }
  24. static void m68k_irqc_print_info(InterruptStatsProvider *obj, GString *buf)
  25. {
  26. M68KIRQCState *s = M68K_IRQC(obj);
  27. g_string_append_printf(buf, "m68k-irqc: ipr=0x%x\n", s->ipr);
  28. }
  29. static void m68k_set_irq(void *opaque, int irq, int level)
  30. {
  31. M68KIRQCState *s = opaque;
  32. M68kCPU *cpu = M68K_CPU(s->cpu);
  33. int i;
  34. if (level) {
  35. s->ipr |= 1 << irq;
  36. s->stats_irq_count[irq]++;
  37. } else {
  38. s->ipr &= ~(1 << irq);
  39. }
  40. for (i = M68K_IRQC_LEVEL_7; i >= M68K_IRQC_LEVEL_1; i--) {
  41. if ((s->ipr >> i) & 1) {
  42. m68k_set_irq_level(cpu, i + 1, i + M68K_IRQC_AUTOVECTOR_BASE);
  43. return;
  44. }
  45. }
  46. m68k_set_irq_level(cpu, 0, 0);
  47. }
  48. static void m68k_irqc_reset(DeviceState *d)
  49. {
  50. M68KIRQCState *s = M68K_IRQC(d);
  51. int i;
  52. s->ipr = 0;
  53. for (i = 0; i < ARRAY_SIZE(s->stats_irq_count); i++) {
  54. s->stats_irq_count[i] = 0;
  55. }
  56. }
  57. static void m68k_irqc_instance_init(Object *obj)
  58. {
  59. qdev_init_gpio_in(DEVICE(obj), m68k_set_irq, M68K_IRQC_LEVEL_NUM);
  60. }
  61. static void m68k_nmi(NMIState *n, int cpu_index, Error **errp)
  62. {
  63. m68k_set_irq(n, M68K_IRQC_LEVEL_7, 1);
  64. }
  65. static const VMStateDescription vmstate_m68k_irqc = {
  66. .name = "m68k-irqc",
  67. .version_id = 1,
  68. .minimum_version_id = 1,
  69. .fields = (const VMStateField[]) {
  70. VMSTATE_UINT8(ipr, M68KIRQCState),
  71. VMSTATE_END_OF_LIST()
  72. }
  73. };
  74. static const Property m68k_irqc_properties[] = {
  75. DEFINE_PROP_LINK("m68k-cpu", M68KIRQCState, cpu,
  76. TYPE_M68K_CPU, ArchCPU *),
  77. };
  78. static void m68k_irqc_class_init(ObjectClass *oc, void *data)
  79. {
  80. DeviceClass *dc = DEVICE_CLASS(oc);
  81. NMIClass *nc = NMI_CLASS(oc);
  82. InterruptStatsProviderClass *ic = INTERRUPT_STATS_PROVIDER_CLASS(oc);
  83. device_class_set_props(dc, m68k_irqc_properties);
  84. nc->nmi_monitor_handler = m68k_nmi;
  85. device_class_set_legacy_reset(dc, m68k_irqc_reset);
  86. dc->vmsd = &vmstate_m68k_irqc;
  87. ic->get_statistics = m68k_irqc_get_statistics;
  88. ic->print_info = m68k_irqc_print_info;
  89. }
  90. static const TypeInfo m68k_irqc_type_info = {
  91. .name = TYPE_M68K_IRQC,
  92. .parent = TYPE_SYS_BUS_DEVICE,
  93. .instance_size = sizeof(M68KIRQCState),
  94. .instance_init = m68k_irqc_instance_init,
  95. .class_init = m68k_irqc_class_init,
  96. .interfaces = (InterfaceInfo[]) {
  97. { TYPE_NMI },
  98. { TYPE_INTERRUPT_STATS_PROVIDER },
  99. { }
  100. },
  101. };
  102. static void q800_irq_register_types(void)
  103. {
  104. type_register_static(&m68k_irqc_type_info);
  105. }
  106. type_init(q800_irq_register_types);