loongson_ipi.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Loongson ipi interrupt support
  4. *
  5. * Copyright (C) 2021 Loongson Technology Corporation Limited
  6. */
  7. #include "qemu/osdep.h"
  8. #include "hw/intc/loongson_ipi.h"
  9. #include "hw/qdev-properties.h"
  10. #include "qapi/error.h"
  11. #include "target/mips/cpu.h"
  12. static AddressSpace *get_iocsr_as(CPUState *cpu)
  13. {
  14. if (ase_lcsr_available(&MIPS_CPU(cpu)->env)) {
  15. return &MIPS_CPU(cpu)->env.iocsr.as;
  16. }
  17. return NULL;
  18. }
  19. static int loongson_cpu_by_arch_id(LoongsonIPICommonState *lics,
  20. int64_t arch_id, int *index, CPUState **pcs)
  21. {
  22. CPUState *cs;
  23. cs = cpu_by_arch_id(arch_id);
  24. if (cs == NULL) {
  25. return MEMTX_ERROR;
  26. }
  27. if (index) {
  28. *index = cs->cpu_index;
  29. }
  30. if (pcs) {
  31. *pcs = cs;
  32. }
  33. return MEMTX_OK;
  34. }
  35. static const MemoryRegionOps loongson_ipi_core_ops = {
  36. .read_with_attrs = loongson_ipi_core_readl,
  37. .write_with_attrs = loongson_ipi_core_writel,
  38. .impl.min_access_size = 4,
  39. .impl.max_access_size = 4,
  40. .valid.min_access_size = 4,
  41. .valid.max_access_size = 8,
  42. .endianness = DEVICE_LITTLE_ENDIAN,
  43. };
  44. static void loongson_ipi_realize(DeviceState *dev, Error **errp)
  45. {
  46. LoongsonIPICommonState *sc = LOONGSON_IPI_COMMON(dev);
  47. LoongsonIPIState *s = LOONGSON_IPI(dev);
  48. LoongsonIPIClass *lic = LOONGSON_IPI_GET_CLASS(dev);
  49. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  50. Error *local_err = NULL;
  51. int i;
  52. lic->parent_realize(dev, &local_err);
  53. if (local_err) {
  54. error_propagate(errp, local_err);
  55. return;
  56. }
  57. if (sc->num_cpu == 0) {
  58. error_setg(errp, "num-cpu must be at least 1");
  59. return;
  60. }
  61. sc->cpu = g_new0(IPICore, sc->num_cpu);
  62. for (i = 0; i < sc->num_cpu; i++) {
  63. sc->cpu[i].ipi = sc;
  64. qdev_init_gpio_out(dev, &sc->cpu[i].irq, 1);
  65. }
  66. s->ipi_mmio_mem = g_new0(MemoryRegion, sc->num_cpu);
  67. for (i = 0; i < sc->num_cpu; i++) {
  68. g_autofree char *name = g_strdup_printf("loongson_ipi_cpu%d_mmio", i);
  69. memory_region_init_io(&s->ipi_mmio_mem[i], OBJECT(dev),
  70. &loongson_ipi_core_ops, &sc->cpu[i], name, 0x48);
  71. sysbus_init_mmio(sbd, &s->ipi_mmio_mem[i]);
  72. }
  73. }
  74. static void loongson_ipi_unrealize(DeviceState *dev)
  75. {
  76. LoongsonIPIState *s = LOONGSON_IPI(dev);
  77. LoongsonIPIClass *k = LOONGSON_IPI_GET_CLASS(dev);
  78. g_free(s->ipi_mmio_mem);
  79. k->parent_unrealize(dev);
  80. }
  81. static const Property loongson_ipi_properties[] = {
  82. DEFINE_PROP_UINT32("num-cpu", LoongsonIPICommonState, num_cpu, 1),
  83. };
  84. static void loongson_ipi_class_init(ObjectClass *klass, void *data)
  85. {
  86. DeviceClass *dc = DEVICE_CLASS(klass);
  87. LoongsonIPIClass *lic = LOONGSON_IPI_CLASS(klass);
  88. LoongsonIPICommonClass *licc = LOONGSON_IPI_COMMON_CLASS(klass);
  89. device_class_set_parent_realize(dc, loongson_ipi_realize,
  90. &lic->parent_realize);
  91. device_class_set_parent_unrealize(dc, loongson_ipi_unrealize,
  92. &lic->parent_unrealize);
  93. device_class_set_props(dc, loongson_ipi_properties);
  94. licc->get_iocsr_as = get_iocsr_as;
  95. licc->cpu_by_arch_id = loongson_cpu_by_arch_id;
  96. }
  97. static const TypeInfo loongson_ipi_types[] = {
  98. {
  99. .name = TYPE_LOONGSON_IPI,
  100. .parent = TYPE_LOONGSON_IPI_COMMON,
  101. .instance_size = sizeof(LoongsonIPIState),
  102. .class_size = sizeof(LoongsonIPIClass),
  103. .class_init = loongson_ipi_class_init,
  104. }
  105. };
  106. DEFINE_TYPES(loongson_ipi_types)