loongarch_pch_msi.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * QEMU Loongson 7A1000 msi interrupt controller.
  4. *
  5. * Copyright (C) 2021 Loongson Technology Corporation Limited
  6. */
  7. #include "qemu/osdep.h"
  8. #include "hw/sysbus.h"
  9. #include "hw/irq.h"
  10. #include "hw/intc/loongarch_pch_msi.h"
  11. #include "hw/intc/loongarch_pch_pic.h"
  12. #include "hw/pci/msi.h"
  13. #include "hw/misc/unimp.h"
  14. #include "migration/vmstate.h"
  15. #include "trace.h"
  16. static uint64_t loongarch_msi_mem_read(void *opaque, hwaddr addr, unsigned size)
  17. {
  18. return 0;
  19. }
  20. static void loongarch_msi_mem_write(void *opaque, hwaddr addr,
  21. uint64_t val, unsigned size)
  22. {
  23. LoongArchPCHMSI *s = (LoongArchPCHMSI *)opaque;
  24. int irq_num;
  25. /*
  26. * vector number is irq number from upper extioi intc
  27. * need subtract irq base to get msi vector offset
  28. */
  29. irq_num = (val & 0xff) - s->irq_base;
  30. trace_loongarch_msi_set_irq(irq_num);
  31. assert(irq_num < s->irq_num);
  32. qemu_set_irq(s->pch_msi_irq[irq_num], 1);
  33. }
  34. static const MemoryRegionOps loongarch_pch_msi_ops = {
  35. .read = loongarch_msi_mem_read,
  36. .write = loongarch_msi_mem_write,
  37. .endianness = DEVICE_LITTLE_ENDIAN,
  38. };
  39. static void pch_msi_irq_handler(void *opaque, int irq, int level)
  40. {
  41. LoongArchPCHMSI *s = LOONGARCH_PCH_MSI(opaque);
  42. qemu_set_irq(s->pch_msi_irq[irq], level);
  43. }
  44. static void loongarch_pch_msi_realize(DeviceState *dev, Error **errp)
  45. {
  46. LoongArchPCHMSI *s = LOONGARCH_PCH_MSI(dev);
  47. if (!s->irq_num || s->irq_num > PCH_MSI_IRQ_NUM) {
  48. error_setg(errp, "Invalid 'msi_irq_num'");
  49. return;
  50. }
  51. s->pch_msi_irq = g_new(qemu_irq, s->irq_num);
  52. qdev_init_gpio_out(dev, s->pch_msi_irq, s->irq_num);
  53. qdev_init_gpio_in(dev, pch_msi_irq_handler, s->irq_num);
  54. }
  55. static void loongarch_pch_msi_unrealize(DeviceState *dev)
  56. {
  57. LoongArchPCHMSI *s = LOONGARCH_PCH_MSI(dev);
  58. g_free(s->pch_msi_irq);
  59. }
  60. static void loongarch_pch_msi_init(Object *obj)
  61. {
  62. LoongArchPCHMSI *s = LOONGARCH_PCH_MSI(obj);
  63. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  64. memory_region_init_io(&s->msi_mmio, obj, &loongarch_pch_msi_ops,
  65. s, TYPE_LOONGARCH_PCH_MSI, 0x8);
  66. sysbus_init_mmio(sbd, &s->msi_mmio);
  67. msi_nonbroken = true;
  68. }
  69. static const Property loongarch_msi_properties[] = {
  70. DEFINE_PROP_UINT32("msi_irq_base", LoongArchPCHMSI, irq_base, 0),
  71. DEFINE_PROP_UINT32("msi_irq_num", LoongArchPCHMSI, irq_num, 0),
  72. };
  73. static void loongarch_pch_msi_class_init(ObjectClass *klass, void *data)
  74. {
  75. DeviceClass *dc = DEVICE_CLASS(klass);
  76. dc->realize = loongarch_pch_msi_realize;
  77. dc->unrealize = loongarch_pch_msi_unrealize;
  78. device_class_set_props(dc, loongarch_msi_properties);
  79. }
  80. static const TypeInfo loongarch_pch_msi_info = {
  81. .name = TYPE_LOONGARCH_PCH_MSI,
  82. .parent = TYPE_SYS_BUS_DEVICE,
  83. .instance_size = sizeof(LoongArchPCHMSI),
  84. .instance_init = loongarch_pch_msi_init,
  85. .class_init = loongarch_pch_msi_class_init,
  86. };
  87. static void loongarch_pch_msi_register_types(void)
  88. {
  89. type_register_static(&loongarch_pch_msi_info);
  90. }
  91. type_init(loongarch_pch_msi_register_types)