2
0

imx_avic.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * i.MX31 Vectored Interrupt Controller
  3. *
  4. * Note this is NOT the PL192 provided by ARM, but
  5. * a custom implementation by Freescale.
  6. *
  7. * Copyright (c) 2008 OKL
  8. * Copyright (c) 2011 NICTA Pty Ltd
  9. * Originally written by Hans Jiang
  10. * Updated by Jean-Christophe Dubois <jcd@tribudubois.net>
  11. *
  12. * This code is licensed under the GPL version 2 or later. See
  13. * the COPYING file in the top-level directory.
  14. *
  15. * TODO: implement vectors.
  16. */
  17. #include "qemu/osdep.h"
  18. #include "hw/intc/imx_avic.h"
  19. #include "hw/irq.h"
  20. #include "migration/vmstate.h"
  21. #include "qemu/log.h"
  22. #include "qemu/module.h"
  23. #ifndef DEBUG_IMX_AVIC
  24. #define DEBUG_IMX_AVIC 0
  25. #endif
  26. #define DPRINTF(fmt, args...) \
  27. do { \
  28. if (DEBUG_IMX_AVIC) { \
  29. fprintf(stderr, "[%s]%s: " fmt , TYPE_IMX_AVIC, \
  30. __func__, ##args); \
  31. } \
  32. } while (0)
  33. static const VMStateDescription vmstate_imx_avic = {
  34. .name = TYPE_IMX_AVIC,
  35. .version_id = 1,
  36. .minimum_version_id = 1,
  37. .fields = (const VMStateField[]) {
  38. VMSTATE_UINT64(pending, IMXAVICState),
  39. VMSTATE_UINT64(enabled, IMXAVICState),
  40. VMSTATE_UINT64(is_fiq, IMXAVICState),
  41. VMSTATE_UINT32(intcntl, IMXAVICState),
  42. VMSTATE_UINT32(intmask, IMXAVICState),
  43. VMSTATE_UINT32_ARRAY(prio, IMXAVICState, PRIO_WORDS),
  44. VMSTATE_END_OF_LIST()
  45. },
  46. };
  47. static inline int imx_avic_prio(IMXAVICState *s, int irq)
  48. {
  49. uint32_t word = irq / PRIO_PER_WORD;
  50. uint32_t part = 4 * (irq % PRIO_PER_WORD);
  51. return 0xf & (s->prio[word] >> part);
  52. }
  53. /* Update interrupts. */
  54. static void imx_avic_update(IMXAVICState *s)
  55. {
  56. int i;
  57. uint64_t new = s->pending & s->enabled;
  58. uint64_t flags;
  59. flags = new & s->is_fiq;
  60. qemu_set_irq(s->fiq, !!flags);
  61. flags = new & ~s->is_fiq;
  62. if (!flags || (s->intmask == 0x1f)) {
  63. qemu_set_irq(s->irq, !!flags);
  64. return;
  65. }
  66. /*
  67. * Take interrupt if there's a pending interrupt with
  68. * priority higher than the value of intmask
  69. */
  70. for (i = 0; i < IMX_AVIC_NUM_IRQS; i++) {
  71. if (flags & (1UL << i)) {
  72. if (imx_avic_prio(s, i) > s->intmask) {
  73. qemu_set_irq(s->irq, 1);
  74. return;
  75. }
  76. }
  77. }
  78. qemu_set_irq(s->irq, 0);
  79. }
  80. static void imx_avic_set_irq(void *opaque, int irq, int level)
  81. {
  82. IMXAVICState *s = (IMXAVICState *)opaque;
  83. if (level) {
  84. DPRINTF("Raising IRQ %d, prio %d\n",
  85. irq, imx_avic_prio(s, irq));
  86. s->pending |= (1ULL << irq);
  87. } else {
  88. DPRINTF("Clearing IRQ %d, prio %d\n",
  89. irq, imx_avic_prio(s, irq));
  90. s->pending &= ~(1ULL << irq);
  91. }
  92. imx_avic_update(s);
  93. }
  94. static uint64_t imx_avic_read(void *opaque,
  95. hwaddr offset, unsigned size)
  96. {
  97. IMXAVICState *s = (IMXAVICState *)opaque;
  98. DPRINTF("read(offset = 0x%" HWADDR_PRIx ")\n", offset);
  99. switch (offset >> 2) {
  100. case 0: /* INTCNTL */
  101. return s->intcntl;
  102. case 1: /* Normal Interrupt Mask Register, NIMASK */
  103. return s->intmask;
  104. case 2: /* Interrupt Enable Number Register, INTENNUM */
  105. case 3: /* Interrupt Disable Number Register, INTDISNUM */
  106. return 0;
  107. case 4: /* Interrupt Enabled Number Register High */
  108. return s->enabled >> 32;
  109. case 5: /* Interrupt Enabled Number Register Low */
  110. return s->enabled & 0xffffffffULL;
  111. case 6: /* Interrupt Type Register High */
  112. return s->is_fiq >> 32;
  113. case 7: /* Interrupt Type Register Low */
  114. return s->is_fiq & 0xffffffffULL;
  115. case 8: /* Normal Interrupt Priority Register 7 */
  116. case 9: /* Normal Interrupt Priority Register 6 */
  117. case 10:/* Normal Interrupt Priority Register 5 */
  118. case 11:/* Normal Interrupt Priority Register 4 */
  119. case 12:/* Normal Interrupt Priority Register 3 */
  120. case 13:/* Normal Interrupt Priority Register 2 */
  121. case 14:/* Normal Interrupt Priority Register 1 */
  122. case 15:/* Normal Interrupt Priority Register 0 */
  123. return s->prio[15-(offset>>2)];
  124. case 16: /* Normal interrupt vector and status register */
  125. {
  126. /*
  127. * This returns the highest priority
  128. * outstanding interrupt. Where there is more than
  129. * one pending IRQ with the same priority,
  130. * take the highest numbered one.
  131. */
  132. uint64_t flags = s->pending & s->enabled & ~s->is_fiq;
  133. int i;
  134. int prio = -1;
  135. int irq = -1;
  136. for (i = 63; i >= 0; --i) {
  137. if (flags & (1ULL<<i)) {
  138. int irq_prio = imx_avic_prio(s, i);
  139. if (irq_prio > prio) {
  140. irq = i;
  141. prio = irq_prio;
  142. }
  143. }
  144. }
  145. if (irq >= 0) {
  146. imx_avic_set_irq(s, irq, 0);
  147. return irq << 16 | prio;
  148. }
  149. return 0xffffffffULL;
  150. }
  151. case 17:/* Fast Interrupt vector and status register */
  152. {
  153. uint64_t flags = s->pending & s->enabled & s->is_fiq;
  154. int i = ctz64(flags);
  155. if (i < 64) {
  156. imx_avic_set_irq(opaque, i, 0);
  157. return i;
  158. }
  159. return 0xffffffffULL;
  160. }
  161. case 18:/* Interrupt source register high */
  162. return s->pending >> 32;
  163. case 19:/* Interrupt source register low */
  164. return s->pending & 0xffffffffULL;
  165. case 20:/* Interrupt Force Register high */
  166. case 21:/* Interrupt Force Register low */
  167. return 0;
  168. case 22:/* Normal Interrupt Pending Register High */
  169. return (s->pending & s->enabled & ~s->is_fiq) >> 32;
  170. case 23:/* Normal Interrupt Pending Register Low */
  171. return (s->pending & s->enabled & ~s->is_fiq) & 0xffffffffULL;
  172. case 24: /* Fast Interrupt Pending Register High */
  173. return (s->pending & s->enabled & s->is_fiq) >> 32;
  174. case 25: /* Fast Interrupt Pending Register Low */
  175. return (s->pending & s->enabled & s->is_fiq) & 0xffffffffULL;
  176. case 0x40: /* AVIC vector 0, use for WFI WAR */
  177. return 0x4;
  178. default:
  179. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
  180. HWADDR_PRIx "\n", TYPE_IMX_AVIC, __func__, offset);
  181. return 0;
  182. }
  183. }
  184. static void imx_avic_write(void *opaque, hwaddr offset,
  185. uint64_t val, unsigned size)
  186. {
  187. IMXAVICState *s = (IMXAVICState *)opaque;
  188. /* Vector Registers not yet supported */
  189. if (offset >= 0x100 && offset <= 0x2fc) {
  190. qemu_log_mask(LOG_UNIMP, "[%s]%s: vector %d ignored\n",
  191. TYPE_IMX_AVIC, __func__, (int)((offset - 0x100) >> 2));
  192. return;
  193. }
  194. DPRINTF("(0x%" HWADDR_PRIx ") = 0x%x\n", offset, (unsigned int)val);
  195. switch (offset >> 2) {
  196. case 0: /* Interrupt Control Register, INTCNTL */
  197. s->intcntl = val & (ABFEN | NIDIS | FIDIS | NIAD | FIAD | NM);
  198. if (s->intcntl & ABFEN) {
  199. s->intcntl &= ~(val & ABFLAG);
  200. }
  201. break;
  202. case 1: /* Normal Interrupt Mask Register, NIMASK */
  203. s->intmask = val & 0x1f;
  204. break;
  205. case 2: /* Interrupt Enable Number Register, INTENNUM */
  206. DPRINTF("enable(%d)\n", (int)val);
  207. val &= 0x3f;
  208. s->enabled |= (1ULL << val);
  209. break;
  210. case 3: /* Interrupt Disable Number Register, INTDISNUM */
  211. DPRINTF("disable(%d)\n", (int)val);
  212. val &= 0x3f;
  213. s->enabled &= ~(1ULL << val);
  214. break;
  215. case 4: /* Interrupt Enable Number Register High */
  216. s->enabled = (s->enabled & 0xffffffffULL) | (val << 32);
  217. break;
  218. case 5: /* Interrupt Enable Number Register Low */
  219. s->enabled = (s->enabled & 0xffffffff00000000ULL) | val;
  220. break;
  221. case 6: /* Interrupt Type Register High */
  222. s->is_fiq = (s->is_fiq & 0xffffffffULL) | (val << 32);
  223. break;
  224. case 7: /* Interrupt Type Register Low */
  225. s->is_fiq = (s->is_fiq & 0xffffffff00000000ULL) | val;
  226. break;
  227. case 8: /* Normal Interrupt Priority Register 7 */
  228. case 9: /* Normal Interrupt Priority Register 6 */
  229. case 10:/* Normal Interrupt Priority Register 5 */
  230. case 11:/* Normal Interrupt Priority Register 4 */
  231. case 12:/* Normal Interrupt Priority Register 3 */
  232. case 13:/* Normal Interrupt Priority Register 2 */
  233. case 14:/* Normal Interrupt Priority Register 1 */
  234. case 15:/* Normal Interrupt Priority Register 0 */
  235. s->prio[15-(offset>>2)] = val;
  236. break;
  237. /* Read-only registers, writes ignored */
  238. case 16:/* Normal Interrupt Vector and Status register */
  239. case 17:/* Fast Interrupt vector and status register */
  240. case 18:/* Interrupt source register high */
  241. case 19:/* Interrupt source register low */
  242. return;
  243. case 20:/* Interrupt Force Register high */
  244. s->pending = (s->pending & 0xffffffffULL) | (val << 32);
  245. break;
  246. case 21:/* Interrupt Force Register low */
  247. s->pending = (s->pending & 0xffffffff00000000ULL) | val;
  248. break;
  249. case 22:/* Normal Interrupt Pending Register High */
  250. case 23:/* Normal Interrupt Pending Register Low */
  251. case 24: /* Fast Interrupt Pending Register High */
  252. case 25: /* Fast Interrupt Pending Register Low */
  253. return;
  254. default:
  255. qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
  256. HWADDR_PRIx "\n", TYPE_IMX_AVIC, __func__, offset);
  257. }
  258. imx_avic_update(s);
  259. }
  260. static const MemoryRegionOps imx_avic_ops = {
  261. .read = imx_avic_read,
  262. .write = imx_avic_write,
  263. .endianness = DEVICE_NATIVE_ENDIAN,
  264. };
  265. static void imx_avic_reset(DeviceState *dev)
  266. {
  267. IMXAVICState *s = IMX_AVIC(dev);
  268. s->pending = 0;
  269. s->enabled = 0;
  270. s->is_fiq = 0;
  271. s->intmask = 0x1f;
  272. s->intcntl = 0;
  273. memset(s->prio, 0, sizeof s->prio);
  274. }
  275. static void imx_avic_init(Object *obj)
  276. {
  277. DeviceState *dev = DEVICE(obj);
  278. IMXAVICState *s = IMX_AVIC(obj);
  279. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  280. memory_region_init_io(&s->iomem, obj, &imx_avic_ops, s,
  281. TYPE_IMX_AVIC, 0x1000);
  282. sysbus_init_mmio(sbd, &s->iomem);
  283. qdev_init_gpio_in(dev, imx_avic_set_irq, IMX_AVIC_NUM_IRQS);
  284. sysbus_init_irq(sbd, &s->irq);
  285. sysbus_init_irq(sbd, &s->fiq);
  286. }
  287. static void imx_avic_class_init(ObjectClass *klass, void *data)
  288. {
  289. DeviceClass *dc = DEVICE_CLASS(klass);
  290. dc->vmsd = &vmstate_imx_avic;
  291. device_class_set_legacy_reset(dc, imx_avic_reset);
  292. dc->desc = "i.MX Advanced Vector Interrupt Controller";
  293. }
  294. static const TypeInfo imx_avic_info = {
  295. .name = TYPE_IMX_AVIC,
  296. .parent = TYPE_SYS_BUS_DEVICE,
  297. .instance_size = sizeof(IMXAVICState),
  298. .instance_init = imx_avic_init,
  299. .class_init = imx_avic_class_init,
  300. };
  301. static void imx_avic_register_types(void)
  302. {
  303. type_register_static(&imx_avic_info);
  304. }
  305. type_init(imx_avic_register_types)