arm_gicv3_its_common.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /*
  2. * ITS base class for a GICv3-based system
  3. *
  4. * Copyright (c) 2015 Samsung Electronics Co., Ltd.
  5. * Written by Pavel Fedin
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation, either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "hw/pci/msi.h"
  22. #include "migration/vmstate.h"
  23. #include "hw/intc/arm_gicv3_its_common.h"
  24. #include "qemu/log.h"
  25. #include "qemu/module.h"
  26. #include "system/kvm.h"
  27. static int gicv3_its_pre_save(void *opaque)
  28. {
  29. GICv3ITSState *s = (GICv3ITSState *)opaque;
  30. GICv3ITSCommonClass *c = ARM_GICV3_ITS_COMMON_GET_CLASS(s);
  31. if (c->pre_save) {
  32. c->pre_save(s);
  33. }
  34. return 0;
  35. }
  36. static int gicv3_its_post_load(void *opaque, int version_id)
  37. {
  38. GICv3ITSState *s = (GICv3ITSState *)opaque;
  39. GICv3ITSCommonClass *c = ARM_GICV3_ITS_COMMON_GET_CLASS(s);
  40. if (c->post_load) {
  41. c->post_load(s);
  42. }
  43. return 0;
  44. }
  45. static const VMStateDescription vmstate_its = {
  46. .name = "arm_gicv3_its",
  47. .pre_save = gicv3_its_pre_save,
  48. .post_load = gicv3_its_post_load,
  49. .priority = MIG_PRI_GICV3_ITS,
  50. .fields = (const VMStateField[]) {
  51. VMSTATE_UINT32(ctlr, GICv3ITSState),
  52. VMSTATE_UINT32(iidr, GICv3ITSState),
  53. VMSTATE_UINT64(cbaser, GICv3ITSState),
  54. VMSTATE_UINT64(cwriter, GICv3ITSState),
  55. VMSTATE_UINT64(creadr, GICv3ITSState),
  56. VMSTATE_UINT64_ARRAY(baser, GICv3ITSState, 8),
  57. VMSTATE_END_OF_LIST()
  58. },
  59. };
  60. static MemTxResult gicv3_its_trans_read(void *opaque, hwaddr offset,
  61. uint64_t *data, unsigned size,
  62. MemTxAttrs attrs)
  63. {
  64. qemu_log_mask(LOG_GUEST_ERROR, "ITS read at offset 0x%"PRIx64"\n", offset);
  65. *data = 0;
  66. return MEMTX_OK;
  67. }
  68. static MemTxResult gicv3_its_trans_write(void *opaque, hwaddr offset,
  69. uint64_t value, unsigned size,
  70. MemTxAttrs attrs)
  71. {
  72. if (offset == 0x0040 && ((size == 2) || (size == 4))) {
  73. GICv3ITSState *s = ARM_GICV3_ITS_COMMON(opaque);
  74. GICv3ITSCommonClass *c = ARM_GICV3_ITS_COMMON_GET_CLASS(s);
  75. int ret = c->send_msi(s, le64_to_cpu(value), attrs.requester_id);
  76. if (ret <= 0) {
  77. qemu_log_mask(LOG_GUEST_ERROR,
  78. "ITS: Error sending MSI: %s\n", strerror(-ret));
  79. }
  80. } else {
  81. qemu_log_mask(LOG_GUEST_ERROR,
  82. "ITS write at bad offset 0x%"PRIx64"\n", offset);
  83. }
  84. return MEMTX_OK;
  85. }
  86. static const MemoryRegionOps gicv3_its_trans_ops = {
  87. .read_with_attrs = gicv3_its_trans_read,
  88. .write_with_attrs = gicv3_its_trans_write,
  89. .endianness = DEVICE_NATIVE_ENDIAN,
  90. };
  91. void gicv3_its_init_mmio(GICv3ITSState *s, const MemoryRegionOps *ops,
  92. const MemoryRegionOps *tops)
  93. {
  94. SysBusDevice *sbd = SYS_BUS_DEVICE(s);
  95. memory_region_init_io(&s->iomem_its_cntrl, OBJECT(s), ops, s,
  96. "control", ITS_CONTROL_SIZE);
  97. memory_region_init_io(&s->iomem_its_translation, OBJECT(s),
  98. tops ? tops : &gicv3_its_trans_ops, s,
  99. "translation", ITS_TRANS_SIZE);
  100. /* Our two regions are always adjacent, therefore we now combine them
  101. * into a single one in order to make our users' life easier.
  102. */
  103. memory_region_init(&s->iomem_main, OBJECT(s), "gicv3_its", ITS_SIZE);
  104. memory_region_add_subregion(&s->iomem_main, 0, &s->iomem_its_cntrl);
  105. memory_region_add_subregion(&s->iomem_main, ITS_CONTROL_SIZE,
  106. &s->iomem_its_translation);
  107. sysbus_init_mmio(sbd, &s->iomem_main);
  108. msi_nonbroken = true;
  109. }
  110. static void gicv3_its_common_reset_hold(Object *obj, ResetType type)
  111. {
  112. GICv3ITSState *s = ARM_GICV3_ITS_COMMON(obj);
  113. s->ctlr = 0;
  114. s->cbaser = 0;
  115. s->cwriter = 0;
  116. s->creadr = 0;
  117. s->iidr = 0;
  118. memset(&s->baser, 0, sizeof(s->baser));
  119. }
  120. static void gicv3_its_common_class_init(ObjectClass *klass, void *data)
  121. {
  122. DeviceClass *dc = DEVICE_CLASS(klass);
  123. ResettableClass *rc = RESETTABLE_CLASS(klass);
  124. rc->phases.hold = gicv3_its_common_reset_hold;
  125. dc->vmsd = &vmstate_its;
  126. }
  127. static const TypeInfo gicv3_its_common_info = {
  128. .name = TYPE_ARM_GICV3_ITS_COMMON,
  129. .parent = TYPE_SYS_BUS_DEVICE,
  130. .instance_size = sizeof(GICv3ITSState),
  131. .class_size = sizeof(GICv3ITSCommonClass),
  132. .class_init = gicv3_its_common_class_init,
  133. .abstract = true,
  134. };
  135. static void gicv3_its_common_register_types(void)
  136. {
  137. type_register_static(&gicv3_its_common_info);
  138. }
  139. type_init(gicv3_its_common_register_types)
  140. const char *its_class_name(void)
  141. {
  142. if (kvm_irqchip_in_kernel()) {
  143. return "arm-its-kvm";
  144. } else {
  145. /* Software emulation based model */
  146. return "arm-gicv3-its";
  147. }
  148. }