2
0

ich.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. /*
  2. * QEMU ICH Emulation
  3. *
  4. * Copyright (c) 2010 Sebastian Herbszt <herbszt@gmx.de>
  5. * Copyright (c) 2010 Alexander Graf <agraf@suse.de>
  6. *
  7. * This library is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU Lesser General Public
  9. * License as published by the Free Software Foundation; either
  10. * version 2.1 of the License, or (at your option) any later version.
  11. *
  12. * This library is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * Lesser General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU Lesser General Public
  18. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  19. *
  20. *
  21. * lspci dump of a ICH-9 real device
  22. *
  23. * 00:1f.2 SATA controller [0106]: Intel Corporation 82801IR/IO/IH (ICH9R/DO/DH) 6 port SATA AHCI Controller [8086:2922] (rev 02) (prog-if 01 [AHCI 1.0])
  24. * Subsystem: Intel Corporation 82801IR/IO/IH (ICH9R/DO/DH) 6 port SATA AHCI Controller [8086:2922]
  25. * Control: I/O+ Mem+ BusMaster+ SpecCycle- MemWINV- VGASnoop- ParErr- Stepping- SERR- FastB2B- DisINTx+
  26. * Status: Cap+ 66MHz+ UDF- FastB2B+ ParErr- DEVSEL=medium >TAbort- <TAbort- <MAbort- >SERR- <PERR- INTx-
  27. * Latency: 0
  28. * Interrupt: pin B routed to IRQ 222
  29. * Region 0: I/O ports at d000 [size=8]
  30. * Region 1: I/O ports at cc00 [size=4]
  31. * Region 2: I/O ports at c880 [size=8]
  32. * Region 3: I/O ports at c800 [size=4]
  33. * Region 4: I/O ports at c480 [size=32]
  34. * Region 5: Memory at febf9000 (32-bit, non-prefetchable) [size=2K]
  35. * Capabilities: [80] Message Signalled Interrupts: Mask- 64bit- Count=1/16 Enable+
  36. * Address: fee0f00c Data: 41d9
  37. * Capabilities: [70] Power Management version 3
  38. * Flags: PMEClk- DSI- D1- D2- AuxCurrent=0mA PME(D0-,D1-,D2-,D3hot+,D3cold-)
  39. * Status: D0 PME-Enable- DSel=0 DScale=0 PME-
  40. * Capabilities: [a8] SATA HBA <?>
  41. * Capabilities: [b0] Vendor Specific Information <?>
  42. * Kernel driver in use: ahci
  43. * Kernel modules: ahci
  44. * 00: 86 80 22 29 07 04 b0 02 02 01 06 01 00 00 00 00
  45. * 10: 01 d0 00 00 01 cc 00 00 81 c8 00 00 01 c8 00 00
  46. * 20: 81 c4 00 00 00 90 bf fe 00 00 00 00 86 80 22 29
  47. * 30: 00 00 00 00 80 00 00 00 00 00 00 00 0f 02 00 00
  48. * 40: 00 80 00 80 00 00 00 00 00 00 00 00 00 00 00 00
  49. * 50: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
  50. * 60: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
  51. * 70: 01 a8 03 40 08 00 00 00 00 00 00 00 00 00 00 00
  52. * 80: 05 70 09 00 0c f0 e0 fe d9 41 00 00 00 00 00 00
  53. * 90: 40 00 0f 82 93 01 00 00 00 00 00 00 00 00 00 00
  54. * a0: ac 00 00 00 0a 00 12 00 12 b0 10 00 48 00 00 00
  55. * b0: 09 00 06 20 00 00 00 00 00 00 00 00 00 00 00 00
  56. * c0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
  57. * d0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
  58. * e0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
  59. * f0: 00 00 00 00 00 00 00 00 86 0f 02 00 00 00 00 00
  60. *
  61. */
  62. #include "qemu/osdep.h"
  63. #include "hw/pci/msi.h"
  64. #include "hw/pci/pci.h"
  65. #include "migration/vmstate.h"
  66. #include "qemu/module.h"
  67. #include "hw/isa/isa.h"
  68. #include "system/dma.h"
  69. #include "hw/ide/pci.h"
  70. #include "hw/ide/ahci-pci.h"
  71. #include "ahci-internal.h"
  72. #define ICH9_MSI_CAP_OFFSET 0x80
  73. #define ICH9_SATA_CAP_OFFSET 0xA8
  74. #define ICH9_IDP_BAR 4
  75. #define ICH9_MEM_BAR 5
  76. #define ICH9_IDP_INDEX 0x10
  77. #define ICH9_IDP_INDEX_LOG2 0x04
  78. static const VMStateDescription vmstate_ich9_ahci = {
  79. .name = "ich9_ahci",
  80. .version_id = 1,
  81. .fields = (const VMStateField[]) {
  82. VMSTATE_PCI_DEVICE(parent_obj, AHCIPCIState),
  83. VMSTATE_AHCI(ahci, AHCIPCIState),
  84. VMSTATE_END_OF_LIST()
  85. },
  86. };
  87. static void pci_ich9_ahci_update_irq(void *opaque, int irq_num, int level)
  88. {
  89. PCIDevice *pci_dev = opaque;
  90. if (msi_enabled(pci_dev)) {
  91. if (level) {
  92. msi_notify(pci_dev, 0);
  93. }
  94. } else {
  95. pci_set_irq(pci_dev, level);
  96. }
  97. }
  98. static void pci_ich9_reset(DeviceState *dev)
  99. {
  100. AHCIPCIState *d = ICH9_AHCI(dev);
  101. ahci_reset(&d->ahci);
  102. }
  103. static void pci_ich9_ahci_init(Object *obj)
  104. {
  105. AHCIPCIState *d = ICH9_AHCI(obj);
  106. qemu_init_irq(&d->irq, pci_ich9_ahci_update_irq, d, 0);
  107. ahci_init(&d->ahci, DEVICE(obj));
  108. d->ahci.irq = &d->irq;
  109. }
  110. static void pci_ich9_ahci_realize(PCIDevice *dev, Error **errp)
  111. {
  112. AHCIPCIState *d;
  113. int sata_cap_offset;
  114. uint8_t *sata_cap;
  115. d = ICH9_AHCI(dev);
  116. int ret;
  117. d->ahci.ports = 6;
  118. ahci_realize(&d->ahci, DEVICE(dev), pci_get_address_space(dev));
  119. pci_config_set_prog_interface(dev->config, AHCI_PROGMODE_MAJOR_REV_1);
  120. dev->config[PCI_CACHE_LINE_SIZE] = 0x08; /* Cache line size */
  121. dev->config[PCI_LATENCY_TIMER] = 0x00; /* Latency timer */
  122. pci_config_set_interrupt_pin(dev->config, 1);
  123. /* XXX Software should program this register */
  124. dev->config[0x90] = 1 << 6; /* Address Map Register - AHCI mode */
  125. pci_register_bar(dev, ICH9_IDP_BAR, PCI_BASE_ADDRESS_SPACE_IO,
  126. &d->ahci.idp);
  127. pci_register_bar(dev, ICH9_MEM_BAR, PCI_BASE_ADDRESS_SPACE_MEMORY,
  128. &d->ahci.mem);
  129. sata_cap_offset = pci_add_capability(dev, PCI_CAP_ID_SATA,
  130. ICH9_SATA_CAP_OFFSET, SATA_CAP_SIZE,
  131. errp);
  132. if (sata_cap_offset < 0) {
  133. return;
  134. }
  135. sata_cap = dev->config + sata_cap_offset;
  136. pci_set_word(sata_cap + SATA_CAP_REV, 0x10);
  137. pci_set_long(sata_cap + SATA_CAP_BAR,
  138. (ICH9_IDP_BAR + 0x4) | (ICH9_IDP_INDEX_LOG2 << 4));
  139. d->ahci.idp_offset = ICH9_IDP_INDEX;
  140. /* Although the AHCI 1.3 specification states that the first capability
  141. * should be PMCAP, the Intel ICH9 data sheet specifies that the ICH9
  142. * AHCI device puts the MSI capability first, pointing to 0x80. */
  143. ret = msi_init(dev, ICH9_MSI_CAP_OFFSET, 1, true, false, NULL);
  144. /* Any error other than -ENOTSUP(board's MSI support is broken)
  145. * is a programming error. Fall back to INTx silently on -ENOTSUP */
  146. assert(!ret || ret == -ENOTSUP);
  147. }
  148. static void pci_ich9_uninit(PCIDevice *dev)
  149. {
  150. AHCIPCIState *d;
  151. d = ICH9_AHCI(dev);
  152. msi_uninit(dev);
  153. ahci_uninit(&d->ahci);
  154. }
  155. static void ich_ahci_class_init(ObjectClass *klass, void *data)
  156. {
  157. DeviceClass *dc = DEVICE_CLASS(klass);
  158. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  159. k->realize = pci_ich9_ahci_realize;
  160. k->exit = pci_ich9_uninit;
  161. k->vendor_id = PCI_VENDOR_ID_INTEL;
  162. k->device_id = PCI_DEVICE_ID_INTEL_82801IR;
  163. k->revision = 0x02;
  164. k->class_id = PCI_CLASS_STORAGE_SATA;
  165. dc->vmsd = &vmstate_ich9_ahci;
  166. device_class_set_legacy_reset(dc, pci_ich9_reset);
  167. set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
  168. }
  169. static const TypeInfo ich_ahci_info = {
  170. .name = TYPE_ICH9_AHCI,
  171. .parent = TYPE_PCI_DEVICE,
  172. .instance_size = sizeof(AHCIPCIState),
  173. .instance_init = pci_ich9_ahci_init,
  174. .class_init = ich_ahci_class_init,
  175. .interfaces = (InterfaceInfo[]) {
  176. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  177. { },
  178. },
  179. };
  180. static void ich_ahci_register_types(void)
  181. {
  182. type_register_static(&ich_ahci_info);
  183. }
  184. type_init(ich_ahci_register_types)