2
0

microvm.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739
  1. /*
  2. * Copyright (c) 2018 Intel Corporation
  3. * Copyright (c) 2019 Red Hat, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2 or later, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "qemu/osdep.h"
  18. #include "qemu/error-report.h"
  19. #include "qemu/cutils.h"
  20. #include "qemu/units.h"
  21. #include "qapi/error.h"
  22. #include "qapi/visitor.h"
  23. #include "qapi/qapi-visit-common.h"
  24. #include "system/system.h"
  25. #include "system/cpus.h"
  26. #include "system/numa.h"
  27. #include "system/reset.h"
  28. #include "system/runstate.h"
  29. #include "acpi-microvm.h"
  30. #include "microvm-dt.h"
  31. #include "hw/loader.h"
  32. #include "hw/irq.h"
  33. #include "hw/i386/kvm/clock.h"
  34. #include "hw/i386/microvm.h"
  35. #include "hw/i386/x86.h"
  36. #include "target/i386/cpu.h"
  37. #include "hw/intc/i8259.h"
  38. #include "hw/timer/i8254.h"
  39. #include "hw/rtc/mc146818rtc.h"
  40. #include "hw/char/serial-isa.h"
  41. #include "hw/display/ramfb.h"
  42. #include "hw/i386/topology.h"
  43. #include "hw/i386/e820_memory_layout.h"
  44. #include "hw/i386/fw_cfg.h"
  45. #include "hw/virtio/virtio-mmio.h"
  46. #include "hw/acpi/acpi.h"
  47. #include "hw/acpi/generic_event_device.h"
  48. #include "hw/pci-host/gpex.h"
  49. #include "hw/usb/xhci.h"
  50. #include "elf.h"
  51. #include "kvm/kvm_i386.h"
  52. #include "hw/xen/start_info.h"
  53. #define MICROVM_QBOOT_FILENAME "qboot.rom"
  54. #define MICROVM_BIOS_FILENAME "bios-microvm.bin"
  55. static void microvm_set_rtc(MicrovmMachineState *mms, MC146818RtcState *s)
  56. {
  57. X86MachineState *x86ms = X86_MACHINE(mms);
  58. int val;
  59. val = MIN(x86ms->below_4g_mem_size / KiB, 640);
  60. mc146818rtc_set_cmos_data(s, 0x15, val);
  61. mc146818rtc_set_cmos_data(s, 0x16, val >> 8);
  62. /* extended memory (next 64MiB) */
  63. if (x86ms->below_4g_mem_size > 1 * MiB) {
  64. val = (x86ms->below_4g_mem_size - 1 * MiB) / KiB;
  65. } else {
  66. val = 0;
  67. }
  68. if (val > 65535) {
  69. val = 65535;
  70. }
  71. mc146818rtc_set_cmos_data(s, 0x17, val);
  72. mc146818rtc_set_cmos_data(s, 0x18, val >> 8);
  73. mc146818rtc_set_cmos_data(s, 0x30, val);
  74. mc146818rtc_set_cmos_data(s, 0x31, val >> 8);
  75. /* memory between 16MiB and 4GiB */
  76. if (x86ms->below_4g_mem_size > 16 * MiB) {
  77. val = (x86ms->below_4g_mem_size - 16 * MiB) / (64 * KiB);
  78. } else {
  79. val = 0;
  80. }
  81. if (val > 65535) {
  82. val = 65535;
  83. }
  84. mc146818rtc_set_cmos_data(s, 0x34, val);
  85. mc146818rtc_set_cmos_data(s, 0x35, val >> 8);
  86. /* memory above 4GiB */
  87. val = x86ms->above_4g_mem_size / 65536;
  88. mc146818rtc_set_cmos_data(s, 0x5b, val);
  89. mc146818rtc_set_cmos_data(s, 0x5c, val >> 8);
  90. mc146818rtc_set_cmos_data(s, 0x5d, val >> 16);
  91. }
  92. static void create_gpex(MicrovmMachineState *mms)
  93. {
  94. X86MachineState *x86ms = X86_MACHINE(mms);
  95. MemoryRegion *mmio32_alias;
  96. MemoryRegion *mmio64_alias;
  97. MemoryRegion *mmio_reg;
  98. MemoryRegion *ecam_alias;
  99. MemoryRegion *ecam_reg;
  100. DeviceState *dev;
  101. int i;
  102. dev = qdev_new(TYPE_GPEX_HOST);
  103. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  104. /* Map only the first size_ecam bytes of ECAM space */
  105. ecam_alias = g_new0(MemoryRegion, 1);
  106. ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
  107. memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
  108. ecam_reg, 0, mms->gpex.ecam.size);
  109. memory_region_add_subregion(get_system_memory(),
  110. mms->gpex.ecam.base, ecam_alias);
  111. /* Map the MMIO window into system address space so as to expose
  112. * the section of PCI MMIO space which starts at the same base address
  113. * (ie 1:1 mapping for that part of PCI MMIO space visible through
  114. * the window).
  115. */
  116. mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
  117. if (mms->gpex.mmio32.size) {
  118. mmio32_alias = g_new0(MemoryRegion, 1);
  119. memory_region_init_alias(mmio32_alias, OBJECT(dev), "pcie-mmio32", mmio_reg,
  120. mms->gpex.mmio32.base, mms->gpex.mmio32.size);
  121. memory_region_add_subregion(get_system_memory(),
  122. mms->gpex.mmio32.base, mmio32_alias);
  123. }
  124. if (mms->gpex.mmio64.size) {
  125. mmio64_alias = g_new0(MemoryRegion, 1);
  126. memory_region_init_alias(mmio64_alias, OBJECT(dev), "pcie-mmio64", mmio_reg,
  127. mms->gpex.mmio64.base, mms->gpex.mmio64.size);
  128. memory_region_add_subregion(get_system_memory(),
  129. mms->gpex.mmio64.base, mmio64_alias);
  130. }
  131. for (i = 0; i < PCI_NUM_PINS; i++) {
  132. sysbus_connect_irq(SYS_BUS_DEVICE(dev), i,
  133. x86ms->gsi[mms->gpex.irq + i]);
  134. }
  135. }
  136. static int microvm_ioapics(MicrovmMachineState *mms)
  137. {
  138. if (!x86_machine_is_acpi_enabled(X86_MACHINE(mms))) {
  139. return 1;
  140. }
  141. if (mms->ioapic2 == ON_OFF_AUTO_OFF) {
  142. return 1;
  143. }
  144. return 2;
  145. }
  146. static void microvm_devices_init(MicrovmMachineState *mms)
  147. {
  148. const char *default_firmware;
  149. X86MachineState *x86ms = X86_MACHINE(mms);
  150. ISABus *isa_bus;
  151. GSIState *gsi_state;
  152. int ioapics;
  153. int i;
  154. /* Core components */
  155. ioapics = microvm_ioapics(mms);
  156. gsi_state = g_malloc0(sizeof(*gsi_state));
  157. x86ms->gsi = qemu_allocate_irqs(gsi_handler, gsi_state,
  158. IOAPIC_NUM_PINS * ioapics);
  159. isa_bus = isa_bus_new(NULL, get_system_memory(), get_system_io(),
  160. &error_abort);
  161. isa_bus_register_input_irqs(isa_bus, x86ms->gsi);
  162. ioapic_init_gsi(gsi_state, OBJECT(mms));
  163. if (ioapics > 1) {
  164. x86ms->ioapic2 = ioapic_init_secondary(gsi_state);
  165. }
  166. if (kvm_enabled()) {
  167. kvmclock_create(true);
  168. }
  169. mms->virtio_irq_base = 5;
  170. mms->virtio_num_transports = 8;
  171. if (x86ms->ioapic2) {
  172. mms->pcie_irq_base = 16; /* 16 -> 19 */
  173. /* use second ioapic (24 -> 47) for virtio-mmio irq lines */
  174. mms->virtio_irq_base = IO_APIC_SECONDARY_IRQBASE;
  175. mms->virtio_num_transports = IOAPIC_NUM_PINS;
  176. } else if (x86_machine_is_acpi_enabled(x86ms)) {
  177. mms->pcie_irq_base = 12; /* 12 -> 15 */
  178. mms->virtio_irq_base = 16; /* 16 -> 23 */
  179. }
  180. for (i = 0; i < mms->virtio_num_transports; i++) {
  181. sysbus_create_simple("virtio-mmio",
  182. VIRTIO_MMIO_BASE + i * 512,
  183. x86ms->gsi[mms->virtio_irq_base + i]);
  184. }
  185. /* Optional and legacy devices */
  186. if (x86_machine_is_acpi_enabled(x86ms)) {
  187. DeviceState *dev = qdev_new(TYPE_ACPI_GED);
  188. qdev_prop_set_uint32(dev, "ged-event", ACPI_GED_PWR_DOWN_EVT);
  189. sysbus_realize(SYS_BUS_DEVICE(dev), &error_fatal);
  190. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, GED_MMIO_BASE);
  191. /* sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, GED_MMIO_BASE_MEMHP); */
  192. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, GED_MMIO_BASE_REGS);
  193. sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
  194. x86ms->gsi[GED_MMIO_IRQ]);
  195. x86ms->acpi_dev = HOTPLUG_HANDLER(dev);
  196. }
  197. if (x86_machine_is_acpi_enabled(x86ms) && machine_usb(MACHINE(mms))) {
  198. DeviceState *dev = qdev_new(TYPE_XHCI_SYSBUS);
  199. qdev_prop_set_uint32(dev, "intrs", 1);
  200. qdev_prop_set_uint32(dev, "slots", XHCI_MAXSLOTS);
  201. qdev_prop_set_uint32(dev, "p2", 8);
  202. qdev_prop_set_uint32(dev, "p3", 8);
  203. sysbus_realize(SYS_BUS_DEVICE(dev), &error_fatal);
  204. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MICROVM_XHCI_BASE);
  205. sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
  206. x86ms->gsi[MICROVM_XHCI_IRQ]);
  207. }
  208. if (x86_machine_is_acpi_enabled(x86ms) && mms->pcie == ON_OFF_AUTO_ON) {
  209. /* use topmost 25% of the address space available */
  210. hwaddr phys_size = (hwaddr)1 << X86_CPU(first_cpu)->phys_bits;
  211. if (phys_size > 0x1000000ll) {
  212. mms->gpex.mmio64.size = phys_size / 4;
  213. mms->gpex.mmio64.base = phys_size - mms->gpex.mmio64.size;
  214. }
  215. mms->gpex.mmio32.base = PCIE_MMIO_BASE;
  216. mms->gpex.mmio32.size = PCIE_MMIO_SIZE;
  217. mms->gpex.ecam.base = PCIE_ECAM_BASE;
  218. mms->gpex.ecam.size = PCIE_ECAM_SIZE;
  219. mms->gpex.irq = mms->pcie_irq_base;
  220. create_gpex(mms);
  221. x86ms->pci_irq_mask = ((1 << (mms->pcie_irq_base + 0)) |
  222. (1 << (mms->pcie_irq_base + 1)) |
  223. (1 << (mms->pcie_irq_base + 2)) |
  224. (1 << (mms->pcie_irq_base + 3)));
  225. } else {
  226. x86ms->pci_irq_mask = 0;
  227. }
  228. if (x86ms->pic == ON_OFF_AUTO_ON || x86ms->pic == ON_OFF_AUTO_AUTO) {
  229. qemu_irq *i8259;
  230. i8259 = i8259_init(isa_bus, x86_allocate_cpu_irq());
  231. for (i = 0; i < ISA_NUM_IRQS; i++) {
  232. gsi_state->i8259_irq[i] = i8259[i];
  233. }
  234. g_free(i8259);
  235. }
  236. if (x86ms->pit == ON_OFF_AUTO_ON || x86ms->pit == ON_OFF_AUTO_AUTO) {
  237. if (kvm_pit_in_kernel()) {
  238. kvm_pit_init(isa_bus, 0x40);
  239. } else {
  240. i8254_pit_init(isa_bus, 0x40, 0, NULL);
  241. }
  242. }
  243. if (mms->rtc == ON_OFF_AUTO_ON ||
  244. (mms->rtc == ON_OFF_AUTO_AUTO && !kvm_enabled())) {
  245. microvm_set_rtc(mms, mc146818_rtc_init(isa_bus, 2000, NULL));
  246. }
  247. if (mms->isa_serial) {
  248. serial_hds_isa_init(isa_bus, 0, 1);
  249. }
  250. default_firmware = x86_machine_is_acpi_enabled(x86ms)
  251. ? MICROVM_BIOS_FILENAME
  252. : MICROVM_QBOOT_FILENAME;
  253. x86_bios_rom_init(x86ms, default_firmware, get_system_memory(), true);
  254. }
  255. static void microvm_memory_init(MicrovmMachineState *mms)
  256. {
  257. MicrovmMachineClass *mmc = MICROVM_MACHINE_GET_CLASS(mms);
  258. MachineState *machine = MACHINE(mms);
  259. X86MachineState *x86ms = X86_MACHINE(mms);
  260. MemoryRegion *ram_below_4g, *ram_above_4g;
  261. MemoryRegion *system_memory = get_system_memory();
  262. FWCfgState *fw_cfg;
  263. ram_addr_t lowmem = 0xc0000000; /* 3G */
  264. int i;
  265. if (machine->ram_size > lowmem) {
  266. x86ms->above_4g_mem_size = machine->ram_size - lowmem;
  267. x86ms->below_4g_mem_size = lowmem;
  268. } else {
  269. x86ms->above_4g_mem_size = 0;
  270. x86ms->below_4g_mem_size = machine->ram_size;
  271. }
  272. ram_below_4g = g_malloc(sizeof(*ram_below_4g));
  273. memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", machine->ram,
  274. 0, x86ms->below_4g_mem_size);
  275. memory_region_add_subregion(system_memory, 0, ram_below_4g);
  276. e820_add_entry(0, x86ms->below_4g_mem_size, E820_RAM);
  277. if (x86ms->above_4g_mem_size > 0) {
  278. ram_above_4g = g_malloc(sizeof(*ram_above_4g));
  279. memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g",
  280. machine->ram,
  281. x86ms->below_4g_mem_size,
  282. x86ms->above_4g_mem_size);
  283. memory_region_add_subregion(system_memory, 0x100000000ULL,
  284. ram_above_4g);
  285. e820_add_entry(0x100000000ULL, x86ms->above_4g_mem_size, E820_RAM);
  286. }
  287. fw_cfg = fw_cfg_init_io_dma(FW_CFG_IO_BASE, FW_CFG_IO_BASE + 4,
  288. &address_space_memory);
  289. fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, machine->smp.cpus);
  290. fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, machine->smp.max_cpus);
  291. fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)machine->ram_size);
  292. fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, 1);
  293. rom_set_fw(fw_cfg);
  294. if (machine->kernel_filename != NULL) {
  295. mmc->x86_load_linux(x86ms, fw_cfg, 0, true);
  296. }
  297. if (mms->option_roms) {
  298. for (i = 0; i < nb_option_roms; i++) {
  299. rom_add_option(option_rom[i].name, option_rom[i].bootindex);
  300. }
  301. }
  302. x86ms->fw_cfg = fw_cfg;
  303. x86ms->ioapic_as = &address_space_memory;
  304. }
  305. static gchar *microvm_get_mmio_cmdline(gchar *name, uint32_t virtio_irq_base)
  306. {
  307. gchar *cmdline;
  308. gchar *separator;
  309. long int index;
  310. int ret;
  311. separator = g_strrstr(name, ".");
  312. if (!separator) {
  313. return NULL;
  314. }
  315. if (qemu_strtol(separator + 1, NULL, 10, &index) != 0) {
  316. return NULL;
  317. }
  318. cmdline = g_malloc0(VIRTIO_CMDLINE_MAXLEN);
  319. ret = g_snprintf(cmdline, VIRTIO_CMDLINE_MAXLEN,
  320. " virtio_mmio.device=512@0x%lx:%ld",
  321. VIRTIO_MMIO_BASE + index * 512,
  322. virtio_irq_base + index);
  323. if (ret < 0 || ret >= VIRTIO_CMDLINE_MAXLEN) {
  324. g_free(cmdline);
  325. return NULL;
  326. }
  327. return cmdline;
  328. }
  329. static void microvm_fix_kernel_cmdline(MachineState *machine)
  330. {
  331. X86MachineState *x86ms = X86_MACHINE(machine);
  332. MicrovmMachineState *mms = MICROVM_MACHINE(machine);
  333. BusState *bus;
  334. BusChild *kid;
  335. char *cmdline;
  336. /*
  337. * Find MMIO transports with attached devices, and add them to the kernel
  338. * command line.
  339. *
  340. * Yes, this is a hack, but one that heavily improves the UX without
  341. * introducing any significant issues.
  342. */
  343. cmdline = g_strdup(machine->kernel_cmdline);
  344. bus = sysbus_get_default();
  345. QTAILQ_FOREACH(kid, &bus->children, sibling) {
  346. DeviceState *dev = kid->child;
  347. if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_MMIO)) {
  348. VirtIOMMIOProxy *mmio = VIRTIO_MMIO(OBJECT(dev));
  349. VirtioBusState *mmio_virtio_bus = &mmio->bus;
  350. BusState *mmio_bus = &mmio_virtio_bus->parent_obj;
  351. if (!QTAILQ_EMPTY(&mmio_bus->children)) {
  352. gchar *mmio_cmdline = microvm_get_mmio_cmdline
  353. (mmio_bus->name, mms->virtio_irq_base);
  354. if (mmio_cmdline) {
  355. char *newcmd = g_strjoin(NULL, cmdline, mmio_cmdline, NULL);
  356. g_free(mmio_cmdline);
  357. g_free(cmdline);
  358. cmdline = newcmd;
  359. }
  360. }
  361. }
  362. }
  363. fw_cfg_modify_i32(x86ms->fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(cmdline) + 1);
  364. fw_cfg_modify_string(x86ms->fw_cfg, FW_CFG_CMDLINE_DATA, cmdline);
  365. g_free(cmdline);
  366. }
  367. static void microvm_device_pre_plug_cb(HotplugHandler *hotplug_dev,
  368. DeviceState *dev, Error **errp)
  369. {
  370. X86CPU *cpu = X86_CPU(dev);
  371. cpu->host_phys_bits = true; /* need reliable phys-bits */
  372. x86_cpu_pre_plug(hotplug_dev, dev, errp);
  373. }
  374. static void microvm_device_plug_cb(HotplugHandler *hotplug_dev,
  375. DeviceState *dev, Error **errp)
  376. {
  377. x86_cpu_plug(hotplug_dev, dev, errp);
  378. }
  379. static void microvm_device_unplug_request_cb(HotplugHandler *hotplug_dev,
  380. DeviceState *dev, Error **errp)
  381. {
  382. error_setg(errp, "unplug not supported by microvm");
  383. }
  384. static void microvm_device_unplug_cb(HotplugHandler *hotplug_dev,
  385. DeviceState *dev, Error **errp)
  386. {
  387. error_setg(errp, "unplug not supported by microvm");
  388. }
  389. static HotplugHandler *microvm_get_hotplug_handler(MachineState *machine,
  390. DeviceState *dev)
  391. {
  392. if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
  393. return HOTPLUG_HANDLER(machine);
  394. }
  395. return NULL;
  396. }
  397. static void microvm_machine_done(Notifier *notifier, void *data)
  398. {
  399. MicrovmMachineState *mms = container_of(notifier, MicrovmMachineState,
  400. machine_done);
  401. X86MachineState *x86ms = X86_MACHINE(mms);
  402. acpi_setup_microvm(mms);
  403. dt_setup_microvm(mms);
  404. fw_cfg_add_e820(x86ms->fw_cfg);
  405. }
  406. static void microvm_powerdown_req(Notifier *notifier, void *data)
  407. {
  408. MicrovmMachineState *mms = container_of(notifier, MicrovmMachineState,
  409. powerdown_req);
  410. X86MachineState *x86ms = X86_MACHINE(mms);
  411. if (x86ms->acpi_dev) {
  412. Object *obj = OBJECT(x86ms->acpi_dev);
  413. AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_GET_CLASS(obj);
  414. adevc->send_event(ACPI_DEVICE_IF(x86ms->acpi_dev),
  415. ACPI_POWER_DOWN_STATUS);
  416. }
  417. }
  418. static void microvm_machine_state_init(MachineState *machine)
  419. {
  420. MicrovmMachineState *mms = MICROVM_MACHINE(machine);
  421. X86MachineState *x86ms = X86_MACHINE(machine);
  422. /* State */
  423. mms->kernel_cmdline_fixed = false;
  424. mms->machine_done.notify = microvm_machine_done;
  425. qemu_add_machine_init_done_notifier(&mms->machine_done);
  426. mms->powerdown_req.notify = microvm_powerdown_req;
  427. qemu_register_powerdown_notifier(&mms->powerdown_req);
  428. microvm_memory_init(mms);
  429. x86_cpus_init(x86ms, CPU_VERSION_LATEST);
  430. microvm_devices_init(mms);
  431. }
  432. static void microvm_machine_reset(MachineState *machine, ResetType type)
  433. {
  434. MicrovmMachineState *mms = MICROVM_MACHINE(machine);
  435. CPUState *cs;
  436. X86CPU *cpu;
  437. if (!x86_machine_is_acpi_enabled(X86_MACHINE(machine)) &&
  438. machine->kernel_filename != NULL &&
  439. mms->auto_kernel_cmdline && !mms->kernel_cmdline_fixed) {
  440. microvm_fix_kernel_cmdline(machine);
  441. mms->kernel_cmdline_fixed = true;
  442. }
  443. qemu_devices_reset(type);
  444. CPU_FOREACH(cs) {
  445. cpu = X86_CPU(cs);
  446. x86_cpu_after_reset(cpu);
  447. }
  448. }
  449. static void microvm_machine_get_rtc(Object *obj, Visitor *v, const char *name,
  450. void *opaque, Error **errp)
  451. {
  452. MicrovmMachineState *mms = MICROVM_MACHINE(obj);
  453. OnOffAuto rtc = mms->rtc;
  454. visit_type_OnOffAuto(v, name, &rtc, errp);
  455. }
  456. static void microvm_machine_set_rtc(Object *obj, Visitor *v, const char *name,
  457. void *opaque, Error **errp)
  458. {
  459. MicrovmMachineState *mms = MICROVM_MACHINE(obj);
  460. visit_type_OnOffAuto(v, name, &mms->rtc, errp);
  461. }
  462. static void microvm_machine_get_pcie(Object *obj, Visitor *v, const char *name,
  463. void *opaque, Error **errp)
  464. {
  465. MicrovmMachineState *mms = MICROVM_MACHINE(obj);
  466. OnOffAuto pcie = mms->pcie;
  467. visit_type_OnOffAuto(v, name, &pcie, errp);
  468. }
  469. static void microvm_machine_set_pcie(Object *obj, Visitor *v, const char *name,
  470. void *opaque, Error **errp)
  471. {
  472. MicrovmMachineState *mms = MICROVM_MACHINE(obj);
  473. visit_type_OnOffAuto(v, name, &mms->pcie, errp);
  474. }
  475. static void microvm_machine_get_ioapic2(Object *obj, Visitor *v, const char *name,
  476. void *opaque, Error **errp)
  477. {
  478. MicrovmMachineState *mms = MICROVM_MACHINE(obj);
  479. OnOffAuto ioapic2 = mms->ioapic2;
  480. visit_type_OnOffAuto(v, name, &ioapic2, errp);
  481. }
  482. static void microvm_machine_set_ioapic2(Object *obj, Visitor *v, const char *name,
  483. void *opaque, Error **errp)
  484. {
  485. MicrovmMachineState *mms = MICROVM_MACHINE(obj);
  486. visit_type_OnOffAuto(v, name, &mms->ioapic2, errp);
  487. }
  488. static bool microvm_machine_get_isa_serial(Object *obj, Error **errp)
  489. {
  490. MicrovmMachineState *mms = MICROVM_MACHINE(obj);
  491. return mms->isa_serial;
  492. }
  493. static void microvm_machine_set_isa_serial(Object *obj, bool value,
  494. Error **errp)
  495. {
  496. MicrovmMachineState *mms = MICROVM_MACHINE(obj);
  497. mms->isa_serial = value;
  498. }
  499. static bool microvm_machine_get_option_roms(Object *obj, Error **errp)
  500. {
  501. MicrovmMachineState *mms = MICROVM_MACHINE(obj);
  502. return mms->option_roms;
  503. }
  504. static void microvm_machine_set_option_roms(Object *obj, bool value,
  505. Error **errp)
  506. {
  507. MicrovmMachineState *mms = MICROVM_MACHINE(obj);
  508. mms->option_roms = value;
  509. }
  510. static bool microvm_machine_get_auto_kernel_cmdline(Object *obj, Error **errp)
  511. {
  512. MicrovmMachineState *mms = MICROVM_MACHINE(obj);
  513. return mms->auto_kernel_cmdline;
  514. }
  515. static void microvm_machine_set_auto_kernel_cmdline(Object *obj, bool value,
  516. Error **errp)
  517. {
  518. MicrovmMachineState *mms = MICROVM_MACHINE(obj);
  519. mms->auto_kernel_cmdline = value;
  520. }
  521. static void microvm_machine_initfn(Object *obj)
  522. {
  523. MicrovmMachineState *mms = MICROVM_MACHINE(obj);
  524. /* Configuration */
  525. mms->rtc = ON_OFF_AUTO_AUTO;
  526. mms->pcie = ON_OFF_AUTO_AUTO;
  527. mms->ioapic2 = ON_OFF_AUTO_AUTO;
  528. mms->isa_serial = true;
  529. mms->option_roms = true;
  530. mms->auto_kernel_cmdline = true;
  531. }
  532. GlobalProperty microvm_properties[] = {
  533. /*
  534. * pcie host bridge (gpex) on microvm has no io address window,
  535. * so reserving io space is not going to work. Turn it off.
  536. */
  537. { "pcie-root-port", "io-reserve", "0" },
  538. };
  539. static void microvm_class_init(ObjectClass *oc, void *data)
  540. {
  541. X86MachineClass *x86mc = X86_MACHINE_CLASS(oc);
  542. MicrovmMachineClass *mmc = MICROVM_MACHINE_CLASS(oc);
  543. MachineClass *mc = MACHINE_CLASS(oc);
  544. HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
  545. mmc->x86_load_linux = x86_load_linux;
  546. mc->init = microvm_machine_state_init;
  547. mc->family = "microvm_i386";
  548. mc->desc = "microvm (i386)";
  549. mc->units_per_default_bus = 1;
  550. mc->no_floppy = 1;
  551. mc->max_cpus = 288;
  552. mc->has_hotpluggable_cpus = false;
  553. mc->auto_enable_numa_with_memhp = false;
  554. mc->auto_enable_numa_with_memdev = false;
  555. mc->default_cpu_type = TARGET_DEFAULT_CPU_TYPE;
  556. mc->nvdimm_supported = false;
  557. mc->default_ram_id = "microvm.ram";
  558. /* Avoid relying too much on kernel components */
  559. mc->default_kernel_irqchip_split = true;
  560. /* Machine class handlers */
  561. mc->reset = microvm_machine_reset;
  562. /* hotplug (for cpu coldplug) */
  563. mc->get_hotplug_handler = microvm_get_hotplug_handler;
  564. hc->pre_plug = microvm_device_pre_plug_cb;
  565. hc->plug = microvm_device_plug_cb;
  566. hc->unplug_request = microvm_device_unplug_request_cb;
  567. hc->unplug = microvm_device_unplug_cb;
  568. x86mc->fwcfg_dma_enabled = true;
  569. object_class_property_add(oc, MICROVM_MACHINE_RTC, "OnOffAuto",
  570. microvm_machine_get_rtc,
  571. microvm_machine_set_rtc,
  572. NULL, NULL);
  573. object_class_property_set_description(oc, MICROVM_MACHINE_RTC,
  574. "Enable MC146818 RTC");
  575. object_class_property_add(oc, MICROVM_MACHINE_PCIE, "OnOffAuto",
  576. microvm_machine_get_pcie,
  577. microvm_machine_set_pcie,
  578. NULL, NULL);
  579. object_class_property_set_description(oc, MICROVM_MACHINE_PCIE,
  580. "Enable PCIe");
  581. object_class_property_add(oc, MICROVM_MACHINE_IOAPIC2, "OnOffAuto",
  582. microvm_machine_get_ioapic2,
  583. microvm_machine_set_ioapic2,
  584. NULL, NULL);
  585. object_class_property_set_description(oc, MICROVM_MACHINE_IOAPIC2,
  586. "Enable second IO-APIC");
  587. object_class_property_add_bool(oc, MICROVM_MACHINE_ISA_SERIAL,
  588. microvm_machine_get_isa_serial,
  589. microvm_machine_set_isa_serial);
  590. object_class_property_set_description(oc, MICROVM_MACHINE_ISA_SERIAL,
  591. "Set off to disable the instantiation an ISA serial port");
  592. object_class_property_add_bool(oc, MICROVM_MACHINE_OPTION_ROMS,
  593. microvm_machine_get_option_roms,
  594. microvm_machine_set_option_roms);
  595. object_class_property_set_description(oc, MICROVM_MACHINE_OPTION_ROMS,
  596. "Set off to disable loading option ROMs");
  597. object_class_property_add_bool(oc, MICROVM_MACHINE_AUTO_KERNEL_CMDLINE,
  598. microvm_machine_get_auto_kernel_cmdline,
  599. microvm_machine_set_auto_kernel_cmdline);
  600. object_class_property_set_description(oc,
  601. MICROVM_MACHINE_AUTO_KERNEL_CMDLINE,
  602. "Set off to disable adding virtio-mmio devices to the kernel cmdline");
  603. machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
  604. compat_props_add(mc->compat_props, microvm_properties,
  605. G_N_ELEMENTS(microvm_properties));
  606. }
  607. static const TypeInfo microvm_machine_info = {
  608. .name = TYPE_MICROVM_MACHINE,
  609. .parent = TYPE_X86_MACHINE,
  610. .instance_size = sizeof(MicrovmMachineState),
  611. .instance_init = microvm_machine_initfn,
  612. .class_size = sizeof(MicrovmMachineClass),
  613. .class_init = microvm_class_init,
  614. .interfaces = (InterfaceInfo[]) {
  615. { TYPE_HOTPLUG_HANDLER },
  616. { }
  617. },
  618. };
  619. static void microvm_machine_init(void)
  620. {
  621. type_register_static(&microvm_machine_info);
  622. }
  623. type_init(microvm_machine_init);