2
0

intel_iommu_internal.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610
  1. /*
  2. * QEMU emulation of an Intel IOMMU (VT-d)
  3. * (DMA Remapping device)
  4. *
  5. * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com>
  6. * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, see <http://www.gnu.org/licenses/>.
  18. *
  19. * Lots of defines copied from kernel/include/linux/intel-iommu.h:
  20. * Copyright (C) 2006-2008 Intel Corporation
  21. * Author: Ashok Raj <ashok.raj@intel.com>
  22. * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
  23. *
  24. */
  25. #ifndef HW_I386_INTEL_IOMMU_INTERNAL_H
  26. #define HW_I386_INTEL_IOMMU_INTERNAL_H
  27. #include "hw/i386/intel_iommu.h"
  28. /*
  29. * Intel IOMMU register specification
  30. */
  31. #define DMAR_VER_REG 0x0 /* Arch version supported by this IOMMU */
  32. #define DMAR_CAP_REG 0x8 /* Hardware supported capabilities */
  33. #define DMAR_CAP_REG_HI 0xc /* High 32-bit of DMAR_CAP_REG */
  34. #define DMAR_ECAP_REG 0x10 /* Extended capabilities supported */
  35. #define DMAR_ECAP_REG_HI 0X14
  36. #define DMAR_GCMD_REG 0x18 /* Global command */
  37. #define DMAR_GSTS_REG 0x1c /* Global status */
  38. #define DMAR_RTADDR_REG 0x20 /* Root entry table */
  39. #define DMAR_RTADDR_REG_HI 0X24
  40. #define DMAR_CCMD_REG 0x28 /* Context command */
  41. #define DMAR_CCMD_REG_HI 0x2c
  42. #define DMAR_FSTS_REG 0x34 /* Fault status */
  43. #define DMAR_FECTL_REG 0x38 /* Fault control */
  44. #define DMAR_FEDATA_REG 0x3c /* Fault event interrupt data */
  45. #define DMAR_FEADDR_REG 0x40 /* Fault event interrupt addr */
  46. #define DMAR_FEUADDR_REG 0x44 /* Upper address */
  47. #define DMAR_AFLOG_REG 0x58 /* Advanced fault control */
  48. #define DMAR_AFLOG_REG_HI 0X5c
  49. #define DMAR_PMEN_REG 0x64 /* Enable protected memory region */
  50. #define DMAR_PLMBASE_REG 0x68 /* PMRR low addr */
  51. #define DMAR_PLMLIMIT_REG 0x6c /* PMRR low limit */
  52. #define DMAR_PHMBASE_REG 0x70 /* PMRR high base addr */
  53. #define DMAR_PHMBASE_REG_HI 0X74
  54. #define DMAR_PHMLIMIT_REG 0x78 /* PMRR high limit */
  55. #define DMAR_PHMLIMIT_REG_HI 0x7c
  56. #define DMAR_IQH_REG 0x80 /* Invalidation queue head */
  57. #define DMAR_IQH_REG_HI 0X84
  58. #define DMAR_IQT_REG 0x88 /* Invalidation queue tail */
  59. #define DMAR_IQT_REG_HI 0X8c
  60. #define DMAR_IQA_REG 0x90 /* Invalidation queue addr */
  61. #define DMAR_IQA_REG_HI 0x94
  62. #define DMAR_ICS_REG 0x9c /* Invalidation complete status */
  63. #define DMAR_IRTA_REG 0xb8 /* Interrupt remapping table addr */
  64. #define DMAR_IRTA_REG_HI 0xbc
  65. #define DMAR_IECTL_REG 0xa0 /* Invalidation event control */
  66. #define DMAR_IEDATA_REG 0xa4 /* Invalidation event data */
  67. #define DMAR_IEADDR_REG 0xa8 /* Invalidation event address */
  68. #define DMAR_IEUADDR_REG 0xac /* Invalidation event address */
  69. #define DMAR_PQH_REG 0xc0 /* Page request queue head */
  70. #define DMAR_PQH_REG_HI 0xc4
  71. #define DMAR_PQT_REG 0xc8 /* Page request queue tail*/
  72. #define DMAR_PQT_REG_HI 0xcc
  73. #define DMAR_PQA_REG 0xd0 /* Page request queue address */
  74. #define DMAR_PQA_REG_HI 0xd4
  75. #define DMAR_PRS_REG 0xdc /* Page request status */
  76. #define DMAR_PECTL_REG 0xe0 /* Page request event control */
  77. #define DMAR_PEDATA_REG 0xe4 /* Page request event data */
  78. #define DMAR_PEADDR_REG 0xe8 /* Page request event address */
  79. #define DMAR_PEUADDR_REG 0xec /* Page event upper address */
  80. #define DMAR_MTRRCAP_REG 0x100 /* MTRR capability */
  81. #define DMAR_MTRRCAP_REG_HI 0x104
  82. #define DMAR_MTRRDEF_REG 0x108 /* MTRR default type */
  83. #define DMAR_MTRRDEF_REG_HI 0x10c
  84. /* IOTLB registers */
  85. #define DMAR_IOTLB_REG_OFFSET 0xf0 /* Offset to the IOTLB registers */
  86. #define DMAR_IVA_REG DMAR_IOTLB_REG_OFFSET /* Invalidate address */
  87. #define DMAR_IVA_REG_HI (DMAR_IVA_REG + 4)
  88. /* IOTLB invalidate register */
  89. #define DMAR_IOTLB_REG (DMAR_IOTLB_REG_OFFSET + 0x8)
  90. #define DMAR_IOTLB_REG_HI (DMAR_IOTLB_REG + 4)
  91. /* FRCD */
  92. #define DMAR_FRCD_REG_OFFSET 0x220 /* Offset to the fault recording regs */
  93. /* NOTICE: If you change the DMAR_FRCD_REG_NR, please remember to change the
  94. * DMAR_REG_SIZE in include/hw/i386/intel_iommu.h.
  95. * #define DMAR_REG_SIZE (DMAR_FRCD_REG_OFFSET + 16 * DMAR_FRCD_REG_NR)
  96. */
  97. #define DMAR_FRCD_REG_NR 1ULL /* Num of fault recording regs */
  98. #define DMAR_FRCD_REG_0_0 0x220 /* The 0th fault recording regs */
  99. #define DMAR_FRCD_REG_0_1 0x224
  100. #define DMAR_FRCD_REG_0_2 0x228
  101. #define DMAR_FRCD_REG_0_3 0x22c
  102. /* Interrupt Address Range */
  103. #define VTD_INTERRUPT_ADDR_FIRST 0xfee00000ULL
  104. #define VTD_INTERRUPT_ADDR_LAST 0xfeefffffULL
  105. #define VTD_INTERRUPT_ADDR_SIZE (VTD_INTERRUPT_ADDR_LAST - \
  106. VTD_INTERRUPT_ADDR_FIRST + 1)
  107. /* The shift of source_id in the key of IOTLB hash table */
  108. #define VTD_IOTLB_SID_SHIFT 26
  109. #define VTD_IOTLB_LVL_SHIFT 42
  110. #define VTD_IOTLB_PASID_SHIFT 44
  111. #define VTD_IOTLB_MAX_SIZE 1024 /* Max size of the hash table */
  112. /* IOTLB_REG */
  113. #define VTD_TLB_GLOBAL_FLUSH (1ULL << 60) /* Global invalidation */
  114. #define VTD_TLB_DSI_FLUSH (2ULL << 60) /* Domain-selective */
  115. #define VTD_TLB_PSI_FLUSH (3ULL << 60) /* Page-selective */
  116. #define VTD_TLB_FLUSH_GRANU_MASK (3ULL << 60)
  117. #define VTD_TLB_GLOBAL_FLUSH_A (1ULL << 57)
  118. #define VTD_TLB_DSI_FLUSH_A (2ULL << 57)
  119. #define VTD_TLB_PSI_FLUSH_A (3ULL << 57)
  120. #define VTD_TLB_FLUSH_GRANU_MASK_A (3ULL << 57)
  121. #define VTD_TLB_IVT (1ULL << 63)
  122. #define VTD_TLB_DID(val) (((val) >> 32) & VTD_DOMAIN_ID_MASK)
  123. /* IVA_REG */
  124. #define VTD_IVA_ADDR(val) ((val) & ~0xfffULL)
  125. #define VTD_IVA_AM(val) ((val) & 0x3fULL)
  126. /* GCMD_REG */
  127. #define VTD_GCMD_TE (1UL << 31)
  128. #define VTD_GCMD_SRTP (1UL << 30)
  129. #define VTD_GCMD_SFL (1UL << 29)
  130. #define VTD_GCMD_EAFL (1UL << 28)
  131. #define VTD_GCMD_WBF (1UL << 27)
  132. #define VTD_GCMD_QIE (1UL << 26)
  133. #define VTD_GCMD_IRE (1UL << 25)
  134. #define VTD_GCMD_SIRTP (1UL << 24)
  135. #define VTD_GCMD_CFI (1UL << 23)
  136. /* GSTS_REG */
  137. #define VTD_GSTS_TES (1UL << 31)
  138. #define VTD_GSTS_RTPS (1UL << 30)
  139. #define VTD_GSTS_FLS (1UL << 29)
  140. #define VTD_GSTS_AFLS (1UL << 28)
  141. #define VTD_GSTS_WBFS (1UL << 27)
  142. #define VTD_GSTS_QIES (1UL << 26)
  143. #define VTD_GSTS_IRES (1UL << 25)
  144. #define VTD_GSTS_IRTPS (1UL << 24)
  145. #define VTD_GSTS_CFIS (1UL << 23)
  146. /* CCMD_REG */
  147. #define VTD_CCMD_ICC (1ULL << 63)
  148. #define VTD_CCMD_GLOBAL_INVL (1ULL << 61)
  149. #define VTD_CCMD_DOMAIN_INVL (2ULL << 61)
  150. #define VTD_CCMD_DEVICE_INVL (3ULL << 61)
  151. #define VTD_CCMD_CIRG_MASK (3ULL << 61)
  152. #define VTD_CCMD_GLOBAL_INVL_A (1ULL << 59)
  153. #define VTD_CCMD_DOMAIN_INVL_A (2ULL << 59)
  154. #define VTD_CCMD_DEVICE_INVL_A (3ULL << 59)
  155. #define VTD_CCMD_CAIG_MASK (3ULL << 59)
  156. #define VTD_CCMD_DID(val) ((val) & VTD_DOMAIN_ID_MASK)
  157. #define VTD_CCMD_SID(val) (((val) >> 16) & 0xffffULL)
  158. #define VTD_CCMD_FM(val) (((val) >> 32) & 3ULL)
  159. /* RTADDR_REG */
  160. #define VTD_RTADDR_SMT (1ULL << 10)
  161. #define VTD_RTADDR_ADDR_MASK(aw) (VTD_HAW_MASK(aw) ^ 0xfffULL)
  162. /* IRTA_REG */
  163. #define VTD_IRTA_ADDR_MASK(aw) (VTD_HAW_MASK(aw) ^ 0xfffULL)
  164. #define VTD_IRTA_EIME (1ULL << 11)
  165. #define VTD_IRTA_SIZE_MASK (0xfULL)
  166. /* ECAP_REG */
  167. /* (offset >> 4) << 8 */
  168. #define VTD_ECAP_IRO (DMAR_IOTLB_REG_OFFSET << 4)
  169. #define VTD_ECAP_QI (1ULL << 1)
  170. #define VTD_ECAP_DT (1ULL << 2)
  171. /* Interrupt Remapping support */
  172. #define VTD_ECAP_IR (1ULL << 3)
  173. #define VTD_ECAP_EIM (1ULL << 4)
  174. #define VTD_ECAP_PT (1ULL << 6)
  175. #define VTD_ECAP_SC (1ULL << 7)
  176. #define VTD_ECAP_MHMV (15ULL << 20)
  177. #define VTD_ECAP_SRS (1ULL << 31)
  178. #define VTD_ECAP_PASID (1ULL << 40)
  179. #define VTD_ECAP_SMTS (1ULL << 43)
  180. #define VTD_ECAP_SLTS (1ULL << 46)
  181. #define VTD_ECAP_FLTS (1ULL << 47)
  182. /* CAP_REG */
  183. /* (offset >> 4) << 24 */
  184. #define VTD_CAP_FRO (DMAR_FRCD_REG_OFFSET << 20)
  185. #define VTD_CAP_NFR ((DMAR_FRCD_REG_NR - 1) << 40)
  186. #define VTD_DOMAIN_ID_SHIFT 16 /* 16-bit domain id for 64K domains */
  187. #define VTD_DOMAIN_ID_MASK ((1UL << VTD_DOMAIN_ID_SHIFT) - 1)
  188. #define VTD_CAP_ND (((VTD_DOMAIN_ID_SHIFT - 4) / 2) & 7ULL)
  189. #define VTD_ADDRESS_SIZE(aw) (1ULL << (aw))
  190. #define VTD_CAP_MGAW(aw) ((((aw) - 1) & 0x3fULL) << 16)
  191. #define VTD_MAMV 18ULL
  192. #define VTD_CAP_MAMV (VTD_MAMV << 48)
  193. #define VTD_CAP_PSI (1ULL << 39)
  194. #define VTD_CAP_SLLPS ((1ULL << 34) | (1ULL << 35))
  195. #define VTD_CAP_DRAIN_WRITE (1ULL << 54)
  196. #define VTD_CAP_DRAIN_READ (1ULL << 55)
  197. #define VTD_CAP_FS1GP (1ULL << 56)
  198. #define VTD_CAP_DRAIN (VTD_CAP_DRAIN_READ | VTD_CAP_DRAIN_WRITE)
  199. #define VTD_CAP_CM (1ULL << 7)
  200. #define VTD_PASID_ID_SHIFT 20
  201. #define VTD_PASID_ID_MASK ((1ULL << VTD_PASID_ID_SHIFT) - 1)
  202. /* Supported Adjusted Guest Address Widths */
  203. #define VTD_CAP_SAGAW_SHIFT 8
  204. #define VTD_CAP_SAGAW_MASK (0x1fULL << VTD_CAP_SAGAW_SHIFT)
  205. /* 39-bit AGAW, 3-level page-table */
  206. #define VTD_CAP_SAGAW_39bit (0x2ULL << VTD_CAP_SAGAW_SHIFT)
  207. /* 48-bit AGAW, 4-level page-table */
  208. #define VTD_CAP_SAGAW_48bit (0x4ULL << VTD_CAP_SAGAW_SHIFT)
  209. /* IQT_REG */
  210. #define VTD_IQT_QT(dw_bit, val) (dw_bit ? (((val) >> 5) & 0x3fffULL) : \
  211. (((val) >> 4) & 0x7fffULL))
  212. #define VTD_IQT_QT_256_RSV_BIT 0x10
  213. /* IQA_REG */
  214. #define VTD_IQA_IQA_MASK(aw) (VTD_HAW_MASK(aw) ^ 0xfffULL)
  215. #define VTD_IQA_QS 0x7ULL
  216. #define VTD_IQA_DW_MASK 0x800
  217. /* IQH_REG */
  218. #define VTD_IQH_QH_SHIFT_4 4
  219. #define VTD_IQH_QH_SHIFT_5 5
  220. #define VTD_IQH_QH_MASK 0x7fff0ULL
  221. /* ICS_REG */
  222. #define VTD_ICS_IWC 1UL
  223. /* IECTL_REG */
  224. #define VTD_IECTL_IM (1UL << 31)
  225. #define VTD_IECTL_IP (1UL << 30)
  226. /* FSTS_REG */
  227. #define VTD_FSTS_FRI_MASK 0xff00UL
  228. #define VTD_FSTS_FRI(val) ((((uint32_t)(val)) << 8) & VTD_FSTS_FRI_MASK)
  229. #define VTD_FSTS_IQE (1UL << 4)
  230. #define VTD_FSTS_PPF (1UL << 1)
  231. #define VTD_FSTS_PFO 1UL
  232. /* FECTL_REG */
  233. #define VTD_FECTL_IM (1UL << 31)
  234. #define VTD_FECTL_IP (1UL << 30)
  235. /* Fault Recording Register */
  236. /* For the high 64-bit of 128-bit */
  237. #define VTD_FRCD_F (1ULL << 63)
  238. #define VTD_FRCD_T (1ULL << 62)
  239. #define VTD_FRCD_FR(val) (((val) & 0xffULL) << 32)
  240. #define VTD_FRCD_SID_MASK 0xffffULL
  241. #define VTD_FRCD_SID(val) ((val) & VTD_FRCD_SID_MASK)
  242. #define VTD_FRCD_PV(val) (((val) & 0xffffULL) << 40)
  243. #define VTD_FRCD_PP(val) (((val) & 0x1ULL) << 31)
  244. /* For the low 64-bit of 128-bit */
  245. #define VTD_FRCD_FI(val) ((val) & ~0xfffULL)
  246. #define VTD_FRCD_IR_IDX(val) (((val) & 0xffffULL) << 48)
  247. /* DMA Remapping Fault Conditions */
  248. typedef enum VTDFaultReason {
  249. VTD_FR_RESERVED = 0, /* Reserved for Advanced Fault logging */
  250. VTD_FR_ROOT_ENTRY_P = 1, /* The Present(P) field of root-entry is 0 */
  251. VTD_FR_CONTEXT_ENTRY_P, /* The Present(P) field of context-entry is 0 */
  252. VTD_FR_CONTEXT_ENTRY_INV, /* Invalid programming of a context-entry */
  253. VTD_FR_ADDR_BEYOND_MGAW, /* Input-address above (2^x-1) */
  254. VTD_FR_WRITE, /* No write permission */
  255. VTD_FR_READ, /* No read permission */
  256. /* Fail to access a second-level paging entry (not SL_PML4E) */
  257. VTD_FR_PAGING_ENTRY_INV,
  258. VTD_FR_ROOT_TABLE_INV, /* Fail to access a root-entry */
  259. VTD_FR_CONTEXT_TABLE_INV, /* Fail to access a context-entry */
  260. /* Non-zero reserved field in a present root-entry */
  261. VTD_FR_ROOT_ENTRY_RSVD,
  262. /* Non-zero reserved field in a present context-entry */
  263. VTD_FR_CONTEXT_ENTRY_RSVD,
  264. /* Non-zero reserved field in a second-level paging entry with at lease one
  265. * Read(R) and Write(W) or Execute(E) field is Set.
  266. */
  267. VTD_FR_PAGING_ENTRY_RSVD,
  268. /* Translation request or translated request explicitly blocked dut to the
  269. * programming of the Translation Type (T) field in the present
  270. * context-entry.
  271. */
  272. VTD_FR_CONTEXT_ENTRY_TT,
  273. /* Output address in the interrupt address range */
  274. VTD_FR_INTERRUPT_ADDR = 0xE,
  275. /* Interrupt remapping transition faults */
  276. VTD_FR_IR_REQ_RSVD = 0x20, /* One or more IR request reserved
  277. * fields set */
  278. VTD_FR_IR_INDEX_OVER = 0x21, /* Index value greater than max */
  279. VTD_FR_IR_ENTRY_P = 0x22, /* Present (P) not set in IRTE */
  280. VTD_FR_IR_ROOT_INVAL = 0x23, /* IR Root table invalid */
  281. VTD_FR_IR_IRTE_RSVD = 0x24, /* IRTE Rsvd field non-zero with
  282. * Present flag set */
  283. VTD_FR_IR_REQ_COMPAT = 0x25, /* Encountered compatible IR
  284. * request while disabled */
  285. VTD_FR_IR_SID_ERR = 0x26, /* Invalid Source-ID */
  286. /* PASID directory entry access failure */
  287. VTD_FR_PASID_DIR_ACCESS_ERR = 0x50,
  288. /* The Present(P) field of pasid directory entry is 0 */
  289. VTD_FR_PASID_DIR_ENTRY_P = 0x51,
  290. VTD_FR_PASID_TABLE_ACCESS_ERR = 0x58, /* PASID table entry access failure */
  291. /* The Present(P) field of pasid table entry is 0 */
  292. VTD_FR_PASID_ENTRY_P = 0x59,
  293. VTD_FR_PASID_TABLE_ENTRY_INV = 0x5b, /*Invalid PASID table entry */
  294. /* Fail to access a first-level paging entry (not FS_PML4E) */
  295. VTD_FR_FS_PAGING_ENTRY_INV = 0x70,
  296. VTD_FR_FS_PAGING_ENTRY_P = 0x71,
  297. /* Non-zero reserved field in present first-stage paging entry */
  298. VTD_FR_FS_PAGING_ENTRY_RSVD = 0x72,
  299. VTD_FR_PASID_ENTRY_FSPTPTR_INV = 0x73, /* Invalid FSPTPTR in PASID entry */
  300. VTD_FR_FS_NON_CANONICAL = 0x80, /* SNG.1 : Address for FS not canonical.*/
  301. VTD_FR_FS_PAGING_ENTRY_US = 0x81, /* Privilege violation */
  302. VTD_FR_SM_WRITE = 0x85, /* No write permission */
  303. /* Output address in the interrupt address range for scalable mode */
  304. VTD_FR_SM_INTERRUPT_ADDR = 0x87,
  305. VTD_FR_FS_BIT_UPDATE_FAILED = 0x91, /* SFS.10 */
  306. VTD_FR_MAX, /* Guard */
  307. } VTDFaultReason;
  308. #define VTD_CONTEXT_CACHE_GEN_MAX 0xffffffffUL
  309. /* Interrupt Entry Cache Invalidation Descriptor: VT-d 6.5.2.7. */
  310. struct VTDInvDescIEC {
  311. #if HOST_BIG_ENDIAN
  312. uint64_t reserved_2:16;
  313. uint64_t index:16; /* Start index to invalidate */
  314. uint64_t index_mask:5; /* 2^N for continuous int invalidation */
  315. uint64_t resved_1:22;
  316. uint64_t granularity:1; /* If set, it's global IR invalidation */
  317. uint64_t type:4; /* Should always be 0x4 */
  318. #else
  319. uint32_t type:4; /* Should always be 0x4 */
  320. uint32_t granularity:1; /* If set, it's global IR invalidation */
  321. uint32_t resved_1:22;
  322. uint32_t index_mask:5; /* 2^N for continuous int invalidation */
  323. uint32_t index:16; /* Start index to invalidate */
  324. uint32_t reserved_2:16;
  325. #endif
  326. };
  327. typedef struct VTDInvDescIEC VTDInvDescIEC;
  328. /* Queued Invalidation Descriptor */
  329. union VTDInvDesc {
  330. struct {
  331. uint64_t lo;
  332. uint64_t hi;
  333. };
  334. struct {
  335. uint64_t val[4];
  336. };
  337. union {
  338. VTDInvDescIEC iec;
  339. };
  340. };
  341. typedef union VTDInvDesc VTDInvDesc;
  342. /* Masks for struct VTDInvDesc */
  343. #define VTD_INV_DESC_ALL_ONE -1ULL
  344. #define VTD_INV_DESC_TYPE(val) ((((val) >> 5) & 0x70ULL) | \
  345. ((val) & 0xfULL))
  346. #define VTD_INV_DESC_CC 0x1 /* Context-cache Invalidate Desc */
  347. #define VTD_INV_DESC_IOTLB 0x2
  348. #define VTD_INV_DESC_DEVICE 0x3
  349. #define VTD_INV_DESC_IEC 0x4 /* Interrupt Entry Cache
  350. Invalidate Descriptor */
  351. #define VTD_INV_DESC_WAIT 0x5 /* Invalidation Wait Descriptor */
  352. #define VTD_INV_DESC_PIOTLB 0x6 /* PASID-IOTLB Invalidate Desc */
  353. #define VTD_INV_DESC_PC 0x7 /* PASID-cache Invalidate Desc */
  354. #define VTD_INV_DESC_DEV_PIOTLB 0x8 /* PASID-based-DIOTLB inv_desc*/
  355. #define VTD_INV_DESC_NONE 0 /* Not an Invalidate Descriptor */
  356. /* Masks for Invalidation Wait Descriptor*/
  357. #define VTD_INV_DESC_WAIT_SW (1ULL << 5)
  358. #define VTD_INV_DESC_WAIT_IF (1ULL << 4)
  359. #define VTD_INV_DESC_WAIT_FN (1ULL << 6)
  360. #define VTD_INV_DESC_WAIT_DATA_SHIFT 32
  361. #define VTD_INV_DESC_WAIT_RSVD_LO 0Xfffff180ULL
  362. #define VTD_INV_DESC_WAIT_RSVD_HI 3ULL
  363. /* Masks for Context-cache Invalidation Descriptor */
  364. #define VTD_INV_DESC_CC_G (3ULL << 4)
  365. #define VTD_INV_DESC_CC_GLOBAL (1ULL << 4)
  366. #define VTD_INV_DESC_CC_DOMAIN (2ULL << 4)
  367. #define VTD_INV_DESC_CC_DEVICE (3ULL << 4)
  368. #define VTD_INV_DESC_CC_DID(val) (((val) >> 16) & VTD_DOMAIN_ID_MASK)
  369. #define VTD_INV_DESC_CC_SID(val) (((val) >> 32) & 0xffffUL)
  370. #define VTD_INV_DESC_CC_FM(val) (((val) >> 48) & 3UL)
  371. #define VTD_INV_DESC_CC_RSVD 0xfffc00000000f1c0ULL
  372. /* Masks for IOTLB Invalidate Descriptor */
  373. #define VTD_INV_DESC_IOTLB_G (3ULL << 4)
  374. #define VTD_INV_DESC_IOTLB_GLOBAL (1ULL << 4)
  375. #define VTD_INV_DESC_IOTLB_DOMAIN (2ULL << 4)
  376. #define VTD_INV_DESC_IOTLB_PAGE (3ULL << 4)
  377. #define VTD_INV_DESC_IOTLB_DID(val) (((val) >> 16) & VTD_DOMAIN_ID_MASK)
  378. #define VTD_INV_DESC_IOTLB_ADDR(val) ((val) & ~0xfffULL)
  379. #define VTD_INV_DESC_IOTLB_AM(val) ((val) & 0x3fULL)
  380. #define VTD_INV_DESC_IOTLB_RSVD_LO 0xffffffff0000f100ULL
  381. #define VTD_INV_DESC_IOTLB_RSVD_HI 0xf80ULL
  382. /* Mask for Device IOTLB Invalidate Descriptor */
  383. #define VTD_INV_DESC_DEVICE_IOTLB_ADDR(val) ((val) & 0xfffffffffffff000ULL)
  384. #define VTD_INV_DESC_DEVICE_IOTLB_SIZE(val) ((val) & 0x1)
  385. #define VTD_INV_DESC_DEVICE_IOTLB_SID(val) (((val) >> 32) & 0xFFFFULL)
  386. #define VTD_INV_DESC_DEVICE_IOTLB_RSVD_HI 0xffeULL
  387. #define VTD_INV_DESC_DEVICE_IOTLB_RSVD_LO 0xffff0000ffe0f1f0
  388. /* Masks for Interrupt Entry Invalidate Descriptor */
  389. #define VTD_INV_DESC_IEC_RSVD 0xffff000007fff1e0ULL
  390. /* Masks for PASID based Device IOTLB Invalidate Descriptor */
  391. #define VTD_INV_DESC_PASID_DEVICE_IOTLB_ADDR(val) ((val) & \
  392. 0xfffffffffffff000ULL)
  393. #define VTD_INV_DESC_PASID_DEVICE_IOTLB_SIZE(val) ((val >> 11) & 0x1)
  394. #define VTD_INV_DESC_PASID_DEVICE_IOTLB_GLOBAL(val) ((val) & 0x1)
  395. #define VTD_INV_DESC_PASID_DEVICE_IOTLB_SID(val) (((val) >> 16) & 0xffffULL)
  396. #define VTD_INV_DESC_PASID_DEVICE_IOTLB_PASID(val) ((val >> 32) & 0xfffffULL)
  397. #define VTD_INV_DESC_PASID_DEVICE_IOTLB_RSVD_VAL0 0xfff000000000f000ULL
  398. #define VTD_INV_DESC_PASID_DEVICE_IOTLB_RSVD_VAL1 0x7feULL
  399. /* Rsvd field masks for spte */
  400. #define VTD_SPTE_SNP 0x800ULL
  401. #define VTD_SPTE_PAGE_L1_RSVD_MASK(aw, stale_tm) \
  402. stale_tm ? \
  403. (0x800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM | VTD_SL_TM)) : \
  404. (0x800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM))
  405. #define VTD_SPTE_PAGE_L2_RSVD_MASK(aw) \
  406. (0x800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM))
  407. #define VTD_SPTE_PAGE_L3_RSVD_MASK(aw) \
  408. (0x800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM))
  409. #define VTD_SPTE_PAGE_L4_RSVD_MASK(aw) \
  410. (0x880ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM))
  411. #define VTD_SPTE_LPAGE_L2_RSVD_MASK(aw, stale_tm) \
  412. stale_tm ? \
  413. (0x1ff800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM | VTD_SL_TM)) : \
  414. (0x1ff800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM))
  415. #define VTD_SPTE_LPAGE_L3_RSVD_MASK(aw, stale_tm) \
  416. stale_tm ? \
  417. (0x3ffff800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM | VTD_SL_TM)) : \
  418. (0x3ffff800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM))
  419. /* Rsvd field masks for fpte */
  420. #define VTD_FS_UPPER_IGNORED 0xfff0000000000000ULL
  421. #define VTD_FPTE_PAGE_L1_RSVD_MASK(aw) \
  422. (~(VTD_HAW_MASK(aw) | VTD_FS_UPPER_IGNORED))
  423. #define VTD_FPTE_PAGE_L2_RSVD_MASK(aw) \
  424. (~(VTD_HAW_MASK(aw) | VTD_FS_UPPER_IGNORED))
  425. #define VTD_FPTE_PAGE_L3_RSVD_MASK(aw) \
  426. (~(VTD_HAW_MASK(aw) | VTD_FS_UPPER_IGNORED))
  427. #define VTD_FPTE_PAGE_L4_RSVD_MASK(aw) \
  428. (0x80ULL | ~(VTD_HAW_MASK(aw) | VTD_FS_UPPER_IGNORED))
  429. #define VTD_FPTE_LPAGE_L2_RSVD_MASK(aw) \
  430. (0x1fe000ULL | ~(VTD_HAW_MASK(aw) | VTD_FS_UPPER_IGNORED))
  431. #define VTD_FPTE_LPAGE_L3_RSVD_MASK(aw) \
  432. (0x3fffe000ULL | ~(VTD_HAW_MASK(aw) | VTD_FS_UPPER_IGNORED))
  433. /* Masks for PIOTLB Invalidate Descriptor */
  434. #define VTD_INV_DESC_PIOTLB_G (3ULL << 4)
  435. #define VTD_INV_DESC_PIOTLB_ALL_IN_PASID (2ULL << 4)
  436. #define VTD_INV_DESC_PIOTLB_PSI_IN_PASID (3ULL << 4)
  437. #define VTD_INV_DESC_PIOTLB_DID(val) (((val) >> 16) & VTD_DOMAIN_ID_MASK)
  438. #define VTD_INV_DESC_PIOTLB_PASID(val) (((val) >> 32) & 0xfffffULL)
  439. #define VTD_INV_DESC_PIOTLB_AM(val) ((val) & 0x3fULL)
  440. #define VTD_INV_DESC_PIOTLB_IH(val) (((val) >> 6) & 0x1)
  441. #define VTD_INV_DESC_PIOTLB_ADDR(val) ((val) & ~0xfffULL)
  442. #define VTD_INV_DESC_PIOTLB_RSVD_VAL0 0xfff000000000f1c0ULL
  443. #define VTD_INV_DESC_PIOTLB_RSVD_VAL1 0xf80ULL
  444. /* Information about page-selective IOTLB invalidate */
  445. struct VTDIOTLBPageInvInfo {
  446. uint16_t domain_id;
  447. uint32_t pasid;
  448. uint64_t addr;
  449. uint64_t mask;
  450. };
  451. typedef struct VTDIOTLBPageInvInfo VTDIOTLBPageInvInfo;
  452. /* Pagesize of VTD paging structures, including root and context tables */
  453. #define VTD_PAGE_SHIFT 12
  454. #define VTD_PAGE_SIZE (1ULL << VTD_PAGE_SHIFT)
  455. #define VTD_PAGE_SHIFT_4K 12
  456. #define VTD_PAGE_MASK_4K (~((1ULL << VTD_PAGE_SHIFT_4K) - 1))
  457. #define VTD_PAGE_SHIFT_2M 21
  458. #define VTD_PAGE_MASK_2M (~((1ULL << VTD_PAGE_SHIFT_2M) - 1))
  459. #define VTD_PAGE_SHIFT_1G 30
  460. #define VTD_PAGE_MASK_1G (~((1ULL << VTD_PAGE_SHIFT_1G) - 1))
  461. struct VTDRootEntry {
  462. uint64_t lo;
  463. uint64_t hi;
  464. };
  465. typedef struct VTDRootEntry VTDRootEntry;
  466. /* Masks for struct VTDRootEntry */
  467. #define VTD_ROOT_ENTRY_P 1ULL
  468. #define VTD_ROOT_ENTRY_CTP (~0xfffULL)
  469. #define VTD_ROOT_ENTRY_NR (VTD_PAGE_SIZE / sizeof(VTDRootEntry))
  470. #define VTD_ROOT_ENTRY_RSVD(aw) (0xffeULL | ~VTD_HAW_MASK(aw))
  471. #define VTD_DEVFN_CHECK_MASK 0x80
  472. /* Masks for struct VTDContextEntry */
  473. /* lo */
  474. #define VTD_CONTEXT_ENTRY_P (1ULL << 0)
  475. #define VTD_CONTEXT_ENTRY_FPD (1ULL << 1) /* Fault Processing Disable */
  476. #define VTD_CONTEXT_ENTRY_TT (3ULL << 2) /* Translation Type */
  477. #define VTD_CONTEXT_TT_MULTI_LEVEL 0
  478. #define VTD_CONTEXT_TT_DEV_IOTLB (1ULL << 2)
  479. #define VTD_CONTEXT_TT_PASS_THROUGH (2ULL << 2)
  480. /* Second Level Page Translation Pointer*/
  481. #define VTD_CONTEXT_ENTRY_SLPTPTR (~0xfffULL)
  482. #define VTD_CONTEXT_ENTRY_RSVD_LO(aw) (0xff0ULL | ~VTD_HAW_MASK(aw))
  483. /* hi */
  484. #define VTD_CONTEXT_ENTRY_AW 7ULL /* Adjusted guest-address-width */
  485. #define VTD_CONTEXT_ENTRY_DID(val) (((val) >> 8) & VTD_DOMAIN_ID_MASK)
  486. #define VTD_CONTEXT_ENTRY_RSVD_HI 0xffffffffff000080ULL
  487. #define VTD_CONTEXT_ENTRY_NR (VTD_PAGE_SIZE / sizeof(VTDContextEntry))
  488. #define VTD_CTX_ENTRY_LEGACY_SIZE 16
  489. #define VTD_CTX_ENTRY_SCALABLE_SIZE 32
  490. #define VTD_SM_CONTEXT_ENTRY_RID2PASID_MASK 0xfffff
  491. #define VTD_SM_CONTEXT_ENTRY_RSVD_VAL0(aw) (0x1e0ULL | ~VTD_HAW_MASK(aw))
  492. #define VTD_SM_CONTEXT_ENTRY_RSVD_VAL1 0xffffffffffe00000ULL
  493. /* PASID Table Related Definitions */
  494. #define VTD_PASID_DIR_BASE_ADDR_MASK (~0xfffULL)
  495. #define VTD_PASID_TABLE_BASE_ADDR_MASK (~0xfffULL)
  496. #define VTD_PASID_DIR_ENTRY_SIZE 8
  497. #define VTD_PASID_ENTRY_SIZE 64
  498. #define VTD_PASID_DIR_BITS_MASK (0x3fffULL)
  499. #define VTD_PASID_DIR_INDEX(pasid) (((pasid) >> 6) & VTD_PASID_DIR_BITS_MASK)
  500. #define VTD_PASID_DIR_FPD (1ULL << 1) /* Fault Processing Disable */
  501. #define VTD_PASID_TABLE_BITS_MASK (0x3fULL)
  502. #define VTD_PASID_TABLE_INDEX(pasid) ((pasid) & VTD_PASID_TABLE_BITS_MASK)
  503. #define VTD_PASID_ENTRY_FPD (1ULL << 1) /* Fault Processing Disable */
  504. /* PASID Granular Translation Type Mask */
  505. #define VTD_PASID_ENTRY_P 1ULL
  506. #define VTD_SM_PASID_ENTRY_PGTT (7ULL << 6)
  507. #define VTD_SM_PASID_ENTRY_FLT (1ULL << 6)
  508. #define VTD_SM_PASID_ENTRY_SLT (2ULL << 6)
  509. #define VTD_SM_PASID_ENTRY_NESTED (3ULL << 6)
  510. #define VTD_SM_PASID_ENTRY_PT (4ULL << 6)
  511. #define VTD_SM_PASID_ENTRY_AW 7ULL /* Adjusted guest-address-width */
  512. #define VTD_SM_PASID_ENTRY_DID(val) ((val) & VTD_DOMAIN_ID_MASK)
  513. #define VTD_SM_PASID_ENTRY_FLPM 3ULL
  514. #define VTD_SM_PASID_ENTRY_FLPTPTR (~0xfffULL)
  515. /* First Level Paging Structure */
  516. /* Masks for First Level Paging Entry */
  517. #define VTD_FL_P 1ULL
  518. #define VTD_FL_RW (1ULL << 1)
  519. #define VTD_FL_US (1ULL << 2)
  520. #define VTD_FL_A (1ULL << 5)
  521. #define VTD_FL_D (1ULL << 6)
  522. /* Second Level Page Translation Pointer*/
  523. #define VTD_SM_PASID_ENTRY_SLPTPTR (~0xfffULL)
  524. /* Second Level Paging Structure */
  525. /* Masks for Second Level Paging Entry */
  526. #define VTD_SL_RW_MASK 3ULL
  527. #define VTD_SL_R 1ULL
  528. #define VTD_SL_W (1ULL << 1)
  529. #define VTD_SL_IGN_COM 0xbff0000000000000ULL
  530. #define VTD_SL_TM (1ULL << 62)
  531. /* Common for both First Level and Second Level */
  532. #define VTD_PML4_LEVEL 4
  533. #define VTD_PDP_LEVEL 3
  534. #define VTD_PD_LEVEL 2
  535. #define VTD_PT_LEVEL 1
  536. #define VTD_PT_ENTRY_NR 512
  537. #define VTD_PT_PAGE_SIZE_MASK (1ULL << 7)
  538. #define VTD_PT_BASE_ADDR_MASK(aw) (~(VTD_PAGE_SIZE - 1) & VTD_HAW_MASK(aw))
  539. /* Bits to decide the offset for each level */
  540. #define VTD_LEVEL_BITS 9
  541. #endif