2
0

smbus_ich9.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. /*
  2. * ACPI implementation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp>
  6. * VA Linux Systems Japan K.K.
  7. * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, see <http://www.gnu.org/licenses/>
  21. */
  22. #include "qemu/osdep.h"
  23. #include "qemu/range.h"
  24. #include "hw/i2c/pm_smbus.h"
  25. #include "hw/pci/pci.h"
  26. #include "migration/vmstate.h"
  27. #include "qemu/module.h"
  28. #include "hw/southbridge/ich9.h"
  29. #include "qom/object.h"
  30. #include "hw/acpi/acpi_aml_interface.h"
  31. OBJECT_DECLARE_SIMPLE_TYPE(ICH9SMBState, ICH9_SMB_DEVICE)
  32. struct ICH9SMBState {
  33. PCIDevice dev;
  34. bool irq_enabled;
  35. PMSMBus smb;
  36. };
  37. static bool ich9_vmstate_need_smbus(void *opaque, int version_id)
  38. {
  39. return pm_smbus_vmstate_needed();
  40. }
  41. static const VMStateDescription vmstate_ich9_smbus = {
  42. .name = "ich9_smb",
  43. .version_id = 1,
  44. .minimum_version_id = 1,
  45. .fields = (const VMStateField[]) {
  46. VMSTATE_PCI_DEVICE(dev, ICH9SMBState),
  47. VMSTATE_BOOL_TEST(irq_enabled, ICH9SMBState, ich9_vmstate_need_smbus),
  48. VMSTATE_STRUCT_TEST(smb, ICH9SMBState, ich9_vmstate_need_smbus, 1,
  49. pmsmb_vmstate, PMSMBus),
  50. VMSTATE_END_OF_LIST()
  51. }
  52. };
  53. static void ich9_smbus_write_config(PCIDevice *d, uint32_t address,
  54. uint32_t val, int len)
  55. {
  56. ICH9SMBState *s = ICH9_SMB_DEVICE(d);
  57. pci_default_write_config(d, address, val, len);
  58. if (range_covers_byte(address, len, ICH9_SMB_HOSTC)) {
  59. uint8_t hostc = s->dev.config[ICH9_SMB_HOSTC];
  60. if (hostc & ICH9_SMB_HOSTC_HST_EN) {
  61. memory_region_set_enabled(&s->smb.io, true);
  62. } else {
  63. memory_region_set_enabled(&s->smb.io, false);
  64. }
  65. s->smb.i2c_enable = (hostc & ICH9_SMB_HOSTC_I2C_EN) != 0;
  66. if (hostc & ICH9_SMB_HOSTC_SSRESET) {
  67. s->smb.reset(&s->smb);
  68. s->dev.config[ICH9_SMB_HOSTC] &= ~ICH9_SMB_HOSTC_SSRESET;
  69. }
  70. }
  71. }
  72. static void ich9_smb_set_irq(PMSMBus *pmsmb, bool enabled)
  73. {
  74. ICH9SMBState *s = pmsmb->opaque;
  75. if (enabled == s->irq_enabled) {
  76. return;
  77. }
  78. s->irq_enabled = enabled;
  79. pci_set_irq(&s->dev, enabled);
  80. }
  81. static void ich9_smbus_realize(PCIDevice *d, Error **errp)
  82. {
  83. ICH9SMBState *s = ICH9_SMB_DEVICE(d);
  84. /* TODO? D31IP.SMIP in chipset configuration space */
  85. pci_config_set_interrupt_pin(d->config, 0x01); /* interrupt pin 1 */
  86. pci_set_byte(d->config + ICH9_SMB_HOSTC, 0);
  87. /* TODO bar0, bar1: 64bit BAR support*/
  88. pm_smbus_init(&d->qdev, &s->smb, false);
  89. pci_register_bar(d, ICH9_SMB_SMB_BASE_BAR, PCI_BASE_ADDRESS_SPACE_IO,
  90. &s->smb.io);
  91. s->smb.set_irq = ich9_smb_set_irq;
  92. s->smb.opaque = s;
  93. }
  94. static void build_ich9_smb_aml(AcpiDevAmlIf *adev, Aml *scope)
  95. {
  96. ICH9SMBState *s = ICH9_SMB_DEVICE(adev);
  97. BusState *bus = BUS(s->smb.smbus);
  98. qbus_build_aml(bus, scope);
  99. }
  100. static void ich9_smb_class_init(ObjectClass *klass, void *data)
  101. {
  102. DeviceClass *dc = DEVICE_CLASS(klass);
  103. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  104. AcpiDevAmlIfClass *adevc = ACPI_DEV_AML_IF_CLASS(klass);
  105. k->vendor_id = PCI_VENDOR_ID_INTEL;
  106. k->device_id = PCI_DEVICE_ID_INTEL_ICH9_6;
  107. k->revision = ICH9_A2_SMB_REVISION;
  108. k->class_id = PCI_CLASS_SERIAL_SMBUS;
  109. dc->vmsd = &vmstate_ich9_smbus;
  110. dc->desc = "ICH9 SMBUS Bridge";
  111. k->realize = ich9_smbus_realize;
  112. k->config_write = ich9_smbus_write_config;
  113. /*
  114. * Reason: part of ICH9 southbridge, needs to be wired up by
  115. * pc_q35_init()
  116. */
  117. dc->user_creatable = false;
  118. adevc->build_dev_aml = build_ich9_smb_aml;
  119. }
  120. static const TypeInfo ich9_smb_info = {
  121. .name = TYPE_ICH9_SMB_DEVICE,
  122. .parent = TYPE_PCI_DEVICE,
  123. .instance_size = sizeof(ICH9SMBState),
  124. .class_init = ich9_smb_class_init,
  125. .interfaces = (InterfaceInfo[]) {
  126. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  127. { TYPE_ACPI_DEV_AML_IF },
  128. { },
  129. },
  130. };
  131. static void ich9_smb_register(void)
  132. {
  133. type_register_static(&ich9_smb_info);
  134. }
  135. type_init(ich9_smb_register);