2
0

npcm7xx_gpio.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. /*
  2. * Nuvoton NPCM7xx General Purpose Input / Output (GPIO)
  3. *
  4. * Copyright 2020 Google LLC
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include "qemu/osdep.h"
  16. #include "hw/gpio/npcm7xx_gpio.h"
  17. #include "hw/irq.h"
  18. #include "hw/qdev-properties.h"
  19. #include "migration/vmstate.h"
  20. #include "qapi/error.h"
  21. #include "qemu/log.h"
  22. #include "qemu/module.h"
  23. #include "qemu/units.h"
  24. #include "trace.h"
  25. /* 32-bit register indices. */
  26. enum NPCM7xxGPIORegister {
  27. NPCM7XX_GPIO_TLOCK1,
  28. NPCM7XX_GPIO_DIN,
  29. NPCM7XX_GPIO_POL,
  30. NPCM7XX_GPIO_DOUT,
  31. NPCM7XX_GPIO_OE,
  32. NPCM7XX_GPIO_OTYP,
  33. NPCM7XX_GPIO_MP,
  34. NPCM7XX_GPIO_PU,
  35. NPCM7XX_GPIO_PD,
  36. NPCM7XX_GPIO_DBNC,
  37. NPCM7XX_GPIO_EVTYP,
  38. NPCM7XX_GPIO_EVBE,
  39. NPCM7XX_GPIO_OBL0,
  40. NPCM7XX_GPIO_OBL1,
  41. NPCM7XX_GPIO_OBL2,
  42. NPCM7XX_GPIO_OBL3,
  43. NPCM7XX_GPIO_EVEN,
  44. NPCM7XX_GPIO_EVENS,
  45. NPCM7XX_GPIO_EVENC,
  46. NPCM7XX_GPIO_EVST,
  47. NPCM7XX_GPIO_SPLCK,
  48. NPCM7XX_GPIO_MPLCK,
  49. NPCM7XX_GPIO_IEM,
  50. NPCM7XX_GPIO_OSRC,
  51. NPCM7XX_GPIO_ODSC,
  52. NPCM7XX_GPIO_DOS = 0x68 / sizeof(uint32_t),
  53. NPCM7XX_GPIO_DOC,
  54. NPCM7XX_GPIO_OES,
  55. NPCM7XX_GPIO_OEC,
  56. NPCM7XX_GPIO_TLOCK2 = 0x7c / sizeof(uint32_t),
  57. NPCM7XX_GPIO_REGS_END,
  58. };
  59. #define NPCM7XX_GPIO_REGS_SIZE (4 * KiB)
  60. #define NPCM7XX_GPIO_LOCK_MAGIC1 (0xc0defa73)
  61. #define NPCM7XX_GPIO_LOCK_MAGIC2 (0xc0de1248)
  62. static void npcm7xx_gpio_update_events(NPCM7xxGPIOState *s, uint32_t din_diff)
  63. {
  64. uint32_t din_new = s->regs[NPCM7XX_GPIO_DIN];
  65. /* Trigger on high level */
  66. s->regs[NPCM7XX_GPIO_EVST] |= din_new & ~s->regs[NPCM7XX_GPIO_EVTYP];
  67. /* Trigger on both edges */
  68. s->regs[NPCM7XX_GPIO_EVST] |= (din_diff & s->regs[NPCM7XX_GPIO_EVTYP]
  69. & s->regs[NPCM7XX_GPIO_EVBE]);
  70. /* Trigger on rising edge */
  71. s->regs[NPCM7XX_GPIO_EVST] |= (din_diff & din_new
  72. & s->regs[NPCM7XX_GPIO_EVTYP]);
  73. trace_npcm7xx_gpio_update_events(DEVICE(s)->canonical_path,
  74. s->regs[NPCM7XX_GPIO_EVST],
  75. s->regs[NPCM7XX_GPIO_EVEN]);
  76. qemu_set_irq(s->irq, !!(s->regs[NPCM7XX_GPIO_EVST]
  77. & s->regs[NPCM7XX_GPIO_EVEN]));
  78. }
  79. static void npcm7xx_gpio_update_pins(NPCM7xxGPIOState *s, uint32_t diff)
  80. {
  81. uint32_t drive_en;
  82. uint32_t drive_lvl;
  83. uint32_t not_driven;
  84. uint32_t undefined;
  85. uint32_t pin_diff;
  86. uint32_t din_old;
  87. /* Calculate level of each pin driven by GPIO controller. */
  88. drive_lvl = s->regs[NPCM7XX_GPIO_DOUT] ^ s->regs[NPCM7XX_GPIO_POL];
  89. /* If OTYP=1, only drive low (open drain) */
  90. drive_en = s->regs[NPCM7XX_GPIO_OE] & ~(s->regs[NPCM7XX_GPIO_OTYP]
  91. & drive_lvl);
  92. /*
  93. * If a pin is driven to opposite levels by the GPIO controller and the
  94. * external driver, the result is undefined.
  95. */
  96. undefined = drive_en & s->ext_driven & (drive_lvl ^ s->ext_level);
  97. if (undefined) {
  98. qemu_log_mask(LOG_GUEST_ERROR,
  99. "%s: pins have multiple drivers: 0x%" PRIx32 "\n",
  100. DEVICE(s)->canonical_path, undefined);
  101. }
  102. not_driven = ~(drive_en | s->ext_driven);
  103. pin_diff = s->pin_level;
  104. /* Set pins to externally driven level. */
  105. s->pin_level = s->ext_level & s->ext_driven;
  106. /* Set internally driven pins, ignoring any conflicts. */
  107. s->pin_level |= drive_lvl & drive_en;
  108. /* Pull up undriven pins with internal pull-up enabled. */
  109. s->pin_level |= not_driven & s->regs[NPCM7XX_GPIO_PU];
  110. /* Pins not driven, pulled up or pulled down are undefined */
  111. undefined |= not_driven & ~(s->regs[NPCM7XX_GPIO_PU]
  112. | s->regs[NPCM7XX_GPIO_PD]);
  113. /* If any pins changed state, update the outgoing GPIOs. */
  114. pin_diff ^= s->pin_level;
  115. pin_diff |= undefined & diff;
  116. if (pin_diff) {
  117. int i;
  118. for (i = 0; i < NPCM7XX_GPIO_NR_PINS; i++) {
  119. uint32_t mask = BIT(i);
  120. if (pin_diff & mask) {
  121. int level = (undefined & mask) ? -1 : !!(s->pin_level & mask);
  122. trace_npcm7xx_gpio_set_output(DEVICE(s)->canonical_path,
  123. i, level);
  124. qemu_set_irq(s->output[i], level);
  125. }
  126. }
  127. }
  128. /* Calculate new value of DIN after masking and polarity setting. */
  129. din_old = s->regs[NPCM7XX_GPIO_DIN];
  130. s->regs[NPCM7XX_GPIO_DIN] = ((s->pin_level & s->regs[NPCM7XX_GPIO_IEM])
  131. ^ s->regs[NPCM7XX_GPIO_POL]);
  132. /* See if any new events triggered because of all this. */
  133. npcm7xx_gpio_update_events(s, din_old ^ s->regs[NPCM7XX_GPIO_DIN]);
  134. }
  135. static bool npcm7xx_gpio_is_locked(NPCM7xxGPIOState *s)
  136. {
  137. return s->regs[NPCM7XX_GPIO_TLOCK1] == 1;
  138. }
  139. static uint64_t npcm7xx_gpio_regs_read(void *opaque, hwaddr addr,
  140. unsigned int size)
  141. {
  142. hwaddr reg = addr / sizeof(uint32_t);
  143. NPCM7xxGPIOState *s = opaque;
  144. uint64_t value = 0;
  145. switch (reg) {
  146. case NPCM7XX_GPIO_TLOCK1 ... NPCM7XX_GPIO_EVEN:
  147. case NPCM7XX_GPIO_EVST ... NPCM7XX_GPIO_ODSC:
  148. value = s->regs[reg];
  149. break;
  150. case NPCM7XX_GPIO_EVENS ... NPCM7XX_GPIO_EVENC:
  151. case NPCM7XX_GPIO_DOS ... NPCM7XX_GPIO_TLOCK2:
  152. qemu_log_mask(LOG_GUEST_ERROR,
  153. "%s: read from write-only register 0x%" HWADDR_PRIx "\n",
  154. DEVICE(s)->canonical_path, addr);
  155. break;
  156. default:
  157. qemu_log_mask(LOG_GUEST_ERROR,
  158. "%s: read from invalid offset 0x%" HWADDR_PRIx "\n",
  159. DEVICE(s)->canonical_path, addr);
  160. break;
  161. }
  162. trace_npcm7xx_gpio_read(DEVICE(s)->canonical_path, addr, value);
  163. return value;
  164. }
  165. static void npcm7xx_gpio_regs_write(void *opaque, hwaddr addr, uint64_t v,
  166. unsigned int size)
  167. {
  168. hwaddr reg = addr / sizeof(uint32_t);
  169. NPCM7xxGPIOState *s = opaque;
  170. uint32_t value = v;
  171. uint32_t diff;
  172. trace_npcm7xx_gpio_write(DEVICE(s)->canonical_path, addr, v);
  173. if (npcm7xx_gpio_is_locked(s)) {
  174. switch (reg) {
  175. case NPCM7XX_GPIO_TLOCK1:
  176. if (s->regs[NPCM7XX_GPIO_TLOCK2] == NPCM7XX_GPIO_LOCK_MAGIC2 &&
  177. value == NPCM7XX_GPIO_LOCK_MAGIC1) {
  178. s->regs[NPCM7XX_GPIO_TLOCK1] = 0;
  179. s->regs[NPCM7XX_GPIO_TLOCK2] = 0;
  180. }
  181. break;
  182. case NPCM7XX_GPIO_TLOCK2:
  183. s->regs[reg] = value;
  184. break;
  185. default:
  186. qemu_log_mask(LOG_GUEST_ERROR,
  187. "%s: write to locked register @ 0x%" HWADDR_PRIx "\n",
  188. DEVICE(s)->canonical_path, addr);
  189. break;
  190. }
  191. return;
  192. }
  193. switch (reg) {
  194. case NPCM7XX_GPIO_TLOCK1:
  195. case NPCM7XX_GPIO_TLOCK2:
  196. s->regs[NPCM7XX_GPIO_TLOCK1] = 1;
  197. s->regs[NPCM7XX_GPIO_TLOCK2] = 0;
  198. break;
  199. case NPCM7XX_GPIO_DIN:
  200. qemu_log_mask(LOG_GUEST_ERROR,
  201. "%s: write to read-only register @ 0x%" HWADDR_PRIx "\n",
  202. DEVICE(s)->canonical_path, addr);
  203. break;
  204. case NPCM7XX_GPIO_POL:
  205. case NPCM7XX_GPIO_DOUT:
  206. case NPCM7XX_GPIO_OE:
  207. case NPCM7XX_GPIO_OTYP:
  208. case NPCM7XX_GPIO_PU:
  209. case NPCM7XX_GPIO_PD:
  210. case NPCM7XX_GPIO_IEM:
  211. diff = s->regs[reg] ^ value;
  212. s->regs[reg] = value;
  213. npcm7xx_gpio_update_pins(s, diff);
  214. break;
  215. case NPCM7XX_GPIO_DOS:
  216. s->regs[NPCM7XX_GPIO_DOUT] |= value;
  217. npcm7xx_gpio_update_pins(s, value);
  218. break;
  219. case NPCM7XX_GPIO_DOC:
  220. s->regs[NPCM7XX_GPIO_DOUT] &= ~value;
  221. npcm7xx_gpio_update_pins(s, value);
  222. break;
  223. case NPCM7XX_GPIO_OES:
  224. s->regs[NPCM7XX_GPIO_OE] |= value;
  225. npcm7xx_gpio_update_pins(s, value);
  226. break;
  227. case NPCM7XX_GPIO_OEC:
  228. s->regs[NPCM7XX_GPIO_OE] &= ~value;
  229. npcm7xx_gpio_update_pins(s, value);
  230. break;
  231. case NPCM7XX_GPIO_EVTYP:
  232. case NPCM7XX_GPIO_EVBE:
  233. case NPCM7XX_GPIO_EVEN:
  234. s->regs[reg] = value;
  235. npcm7xx_gpio_update_events(s, 0);
  236. break;
  237. case NPCM7XX_GPIO_EVENS:
  238. s->regs[NPCM7XX_GPIO_EVEN] |= value;
  239. npcm7xx_gpio_update_events(s, 0);
  240. break;
  241. case NPCM7XX_GPIO_EVENC:
  242. s->regs[NPCM7XX_GPIO_EVEN] &= ~value;
  243. npcm7xx_gpio_update_events(s, 0);
  244. break;
  245. case NPCM7XX_GPIO_EVST:
  246. s->regs[reg] &= ~value;
  247. npcm7xx_gpio_update_events(s, 0);
  248. break;
  249. case NPCM7XX_GPIO_MP:
  250. case NPCM7XX_GPIO_DBNC:
  251. case NPCM7XX_GPIO_OSRC:
  252. case NPCM7XX_GPIO_ODSC:
  253. /* Nothing to do; just store the value. */
  254. s->regs[reg] = value;
  255. break;
  256. case NPCM7XX_GPIO_OBL0:
  257. case NPCM7XX_GPIO_OBL1:
  258. case NPCM7XX_GPIO_OBL2:
  259. case NPCM7XX_GPIO_OBL3:
  260. s->regs[reg] = value;
  261. qemu_log_mask(LOG_UNIMP, "%s: Blinking is not implemented\n",
  262. __func__);
  263. break;
  264. case NPCM7XX_GPIO_SPLCK:
  265. case NPCM7XX_GPIO_MPLCK:
  266. qemu_log_mask(LOG_UNIMP, "%s: Per-pin lock is not implemented\n",
  267. __func__);
  268. break;
  269. default:
  270. qemu_log_mask(LOG_GUEST_ERROR,
  271. "%s: write to invalid offset 0x%" HWADDR_PRIx "\n",
  272. DEVICE(s)->canonical_path, addr);
  273. break;
  274. }
  275. }
  276. static const MemoryRegionOps npcm7xx_gpio_regs_ops = {
  277. .read = npcm7xx_gpio_regs_read,
  278. .write = npcm7xx_gpio_regs_write,
  279. .endianness = DEVICE_NATIVE_ENDIAN,
  280. .valid = {
  281. .min_access_size = 4,
  282. .max_access_size = 4,
  283. .unaligned = false,
  284. },
  285. };
  286. static void npcm7xx_gpio_set_input(void *opaque, int line, int level)
  287. {
  288. NPCM7xxGPIOState *s = opaque;
  289. trace_npcm7xx_gpio_set_input(DEVICE(s)->canonical_path, line, level);
  290. g_assert(line >= 0 && line < NPCM7XX_GPIO_NR_PINS);
  291. s->ext_driven = deposit32(s->ext_driven, line, 1, level >= 0);
  292. s->ext_level = deposit32(s->ext_level, line, 1, level > 0);
  293. npcm7xx_gpio_update_pins(s, BIT(line));
  294. }
  295. static void npcm7xx_gpio_enter_reset(Object *obj, ResetType type)
  296. {
  297. NPCM7xxGPIOState *s = NPCM7XX_GPIO(obj);
  298. memset(s->regs, 0, sizeof(s->regs));
  299. s->regs[NPCM7XX_GPIO_PU] = s->reset_pu;
  300. s->regs[NPCM7XX_GPIO_PD] = s->reset_pd;
  301. s->regs[NPCM7XX_GPIO_OSRC] = s->reset_osrc;
  302. s->regs[NPCM7XX_GPIO_ODSC] = s->reset_odsc;
  303. }
  304. static void npcm7xx_gpio_hold_reset(Object *obj, ResetType type)
  305. {
  306. NPCM7xxGPIOState *s = NPCM7XX_GPIO(obj);
  307. npcm7xx_gpio_update_pins(s, -1);
  308. }
  309. static void npcm7xx_gpio_init(Object *obj)
  310. {
  311. NPCM7xxGPIOState *s = NPCM7XX_GPIO(obj);
  312. DeviceState *dev = DEVICE(obj);
  313. memory_region_init_io(&s->mmio, obj, &npcm7xx_gpio_regs_ops, s,
  314. "regs", NPCM7XX_GPIO_REGS_SIZE);
  315. sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
  316. sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq);
  317. qdev_init_gpio_in(dev, npcm7xx_gpio_set_input, NPCM7XX_GPIO_NR_PINS);
  318. qdev_init_gpio_out(dev, s->output, NPCM7XX_GPIO_NR_PINS);
  319. }
  320. static const VMStateDescription vmstate_npcm7xx_gpio = {
  321. .name = "npcm7xx-gpio",
  322. .version_id = 0,
  323. .minimum_version_id = 0,
  324. .fields = (const VMStateField[]) {
  325. VMSTATE_UINT32(pin_level, NPCM7xxGPIOState),
  326. VMSTATE_UINT32(ext_level, NPCM7xxGPIOState),
  327. VMSTATE_UINT32(ext_driven, NPCM7xxGPIOState),
  328. VMSTATE_UINT32_ARRAY(regs, NPCM7xxGPIOState, NPCM7XX_GPIO_NR_REGS),
  329. VMSTATE_END_OF_LIST(),
  330. },
  331. };
  332. static const Property npcm7xx_gpio_properties[] = {
  333. /* Bit n set => pin n has pullup enabled by default. */
  334. DEFINE_PROP_UINT32("reset-pullup", NPCM7xxGPIOState, reset_pu, 0),
  335. /* Bit n set => pin n has pulldown enabled by default. */
  336. DEFINE_PROP_UINT32("reset-pulldown", NPCM7xxGPIOState, reset_pd, 0),
  337. /* Bit n set => pin n has high slew rate by default. */
  338. DEFINE_PROP_UINT32("reset-osrc", NPCM7xxGPIOState, reset_osrc, 0),
  339. /* Bit n set => pin n has high drive strength by default. */
  340. DEFINE_PROP_UINT32("reset-odsc", NPCM7xxGPIOState, reset_odsc, 0),
  341. };
  342. static void npcm7xx_gpio_class_init(ObjectClass *klass, void *data)
  343. {
  344. ResettableClass *reset = RESETTABLE_CLASS(klass);
  345. DeviceClass *dc = DEVICE_CLASS(klass);
  346. QEMU_BUILD_BUG_ON(NPCM7XX_GPIO_REGS_END > NPCM7XX_GPIO_NR_REGS);
  347. dc->desc = "NPCM7xx GPIO Controller";
  348. dc->vmsd = &vmstate_npcm7xx_gpio;
  349. reset->phases.enter = npcm7xx_gpio_enter_reset;
  350. reset->phases.hold = npcm7xx_gpio_hold_reset;
  351. device_class_set_props(dc, npcm7xx_gpio_properties);
  352. }
  353. static const TypeInfo npcm7xx_gpio_types[] = {
  354. {
  355. .name = TYPE_NPCM7XX_GPIO,
  356. .parent = TYPE_SYS_BUS_DEVICE,
  357. .instance_size = sizeof(NPCM7xxGPIOState),
  358. .class_init = npcm7xx_gpio_class_init,
  359. .instance_init = npcm7xx_gpio_init,
  360. },
  361. };
  362. DEFINE_TYPES(npcm7xx_gpio_types);