bcm2838_gpio.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390
  1. /*
  2. * Raspberry Pi (BCM2838) GPIO Controller
  3. * This implementation is based on bcm2835_gpio (hw/gpio/bcm2835_gpio.c)
  4. *
  5. * Copyright (c) 2022 Auriga LLC
  6. *
  7. * Authors:
  8. * Lotosh, Aleksey <aleksey.lotosh@auriga.com>
  9. *
  10. * SPDX-License-Identifier: GPL-2.0-or-later
  11. */
  12. #include "qemu/osdep.h"
  13. #include "qemu/log.h"
  14. #include "qemu/module.h"
  15. #include "qemu/timer.h"
  16. #include "qapi/error.h"
  17. #include "hw/sysbus.h"
  18. #include "migration/vmstate.h"
  19. #include "hw/sd/sd.h"
  20. #include "hw/gpio/bcm2838_gpio.h"
  21. #include "hw/irq.h"
  22. #define GPFSEL0 0x00
  23. #define GPFSEL1 0x04
  24. #define GPFSEL2 0x08
  25. #define GPFSEL3 0x0C
  26. #define GPFSEL4 0x10
  27. #define GPFSEL5 0x14
  28. #define GPSET0 0x1C
  29. #define GPSET1 0x20
  30. #define GPCLR0 0x28
  31. #define GPCLR1 0x2C
  32. #define GPLEV0 0x34
  33. #define GPLEV1 0x38
  34. #define GPEDS0 0x40
  35. #define GPEDS1 0x44
  36. #define GPREN0 0x4C
  37. #define GPREN1 0x50
  38. #define GPFEN0 0x58
  39. #define GPFEN1 0x5C
  40. #define GPHEN0 0x64
  41. #define GPHEN1 0x68
  42. #define GPLEN0 0x70
  43. #define GPLEN1 0x74
  44. #define GPAREN0 0x7C
  45. #define GPAREN1 0x80
  46. #define GPAFEN0 0x88
  47. #define GPAFEN1 0x8C
  48. #define GPIO_PUP_PDN_CNTRL_REG0 0xE4
  49. #define GPIO_PUP_PDN_CNTRL_REG1 0xE8
  50. #define GPIO_PUP_PDN_CNTRL_REG2 0xEC
  51. #define GPIO_PUP_PDN_CNTRL_REG3 0xF0
  52. #define RESET_VAL_CNTRL_REG0 0xAAA95555
  53. #define RESET_VAL_CNTRL_REG1 0xA0AAAAAA
  54. #define RESET_VAL_CNTRL_REG2 0x50AAA95A
  55. #define RESET_VAL_CNTRL_REG3 0x00055555
  56. #define NUM_FSELN_IN_GPFSELN 10
  57. #define NUM_BITS_FSELN 3
  58. #define MASK_FSELN 0x7
  59. #define BYTES_IN_WORD 4
  60. /* bcm,function property */
  61. #define BCM2838_FSEL_GPIO_IN 0
  62. #define BCM2838_FSEL_GPIO_OUT 1
  63. #define BCM2838_FSEL_ALT5 2
  64. #define BCM2838_FSEL_ALT4 3
  65. #define BCM2838_FSEL_ALT0 4
  66. #define BCM2838_FSEL_ALT1 5
  67. #define BCM2838_FSEL_ALT2 6
  68. #define BCM2838_FSEL_ALT3 7
  69. static uint32_t gpfsel_get(BCM2838GpioState *s, uint8_t reg)
  70. {
  71. int i;
  72. uint32_t value = 0;
  73. for (i = 0; i < NUM_FSELN_IN_GPFSELN; i++) {
  74. uint32_t index = NUM_FSELN_IN_GPFSELN * reg + i;
  75. if (index < sizeof(s->fsel)) {
  76. value |= (s->fsel[index] & MASK_FSELN) << (NUM_BITS_FSELN * i);
  77. }
  78. }
  79. return value;
  80. }
  81. static void gpfsel_set(BCM2838GpioState *s, uint8_t reg, uint32_t value)
  82. {
  83. int i;
  84. for (i = 0; i < NUM_FSELN_IN_GPFSELN; i++) {
  85. uint32_t index = NUM_FSELN_IN_GPFSELN * reg + i;
  86. if (index < sizeof(s->fsel)) {
  87. int fsel = (value >> (NUM_BITS_FSELN * i)) & MASK_FSELN;
  88. s->fsel[index] = fsel;
  89. }
  90. }
  91. /* SD controller selection (48-53) */
  92. if (s->sd_fsel != BCM2838_FSEL_GPIO_IN
  93. && (s->fsel[48] == BCM2838_FSEL_GPIO_IN)
  94. && (s->fsel[49] == BCM2838_FSEL_GPIO_IN)
  95. && (s->fsel[50] == BCM2838_FSEL_GPIO_IN)
  96. && (s->fsel[51] == BCM2838_FSEL_GPIO_IN)
  97. && (s->fsel[52] == BCM2838_FSEL_GPIO_IN)
  98. && (s->fsel[53] == BCM2838_FSEL_GPIO_IN)
  99. ) {
  100. /* SDHCI controller selected */
  101. sdbus_reparent_card(s->sdbus_sdhost, s->sdbus_sdhci);
  102. s->sd_fsel = BCM2838_FSEL_GPIO_IN;
  103. } else if (s->sd_fsel != BCM2838_FSEL_ALT0
  104. && (s->fsel[48] == BCM2838_FSEL_ALT0) /* SD_CLK_R */
  105. && (s->fsel[49] == BCM2838_FSEL_ALT0) /* SD_CMD_R */
  106. && (s->fsel[50] == BCM2838_FSEL_ALT0) /* SD_DATA0_R */
  107. && (s->fsel[51] == BCM2838_FSEL_ALT0) /* SD_DATA1_R */
  108. && (s->fsel[52] == BCM2838_FSEL_ALT0) /* SD_DATA2_R */
  109. && (s->fsel[53] == BCM2838_FSEL_ALT0) /* SD_DATA3_R */
  110. ) {
  111. /* SDHost controller selected */
  112. sdbus_reparent_card(s->sdbus_sdhci, s->sdbus_sdhost);
  113. s->sd_fsel = BCM2838_FSEL_ALT0;
  114. }
  115. }
  116. static int gpfsel_is_out(BCM2838GpioState *s, int index)
  117. {
  118. if (index >= 0 && index < BCM2838_GPIO_NUM) {
  119. return s->fsel[index] == 1;
  120. }
  121. return 0;
  122. }
  123. static void gpset(BCM2838GpioState *s, uint32_t val, uint8_t start,
  124. uint8_t count, uint32_t *lev)
  125. {
  126. uint32_t changes = val & ~*lev;
  127. uint32_t cur = 1;
  128. int i;
  129. for (i = 0; i < count; i++) {
  130. if ((changes & cur) && (gpfsel_is_out(s, start + i))) {
  131. qemu_set_irq(s->out[start + i], 1);
  132. }
  133. cur <<= 1;
  134. }
  135. *lev |= val;
  136. }
  137. static void gpclr(BCM2838GpioState *s, uint32_t val, uint8_t start,
  138. uint8_t count, uint32_t *lev)
  139. {
  140. uint32_t changes = val & *lev;
  141. uint32_t cur = 1;
  142. int i;
  143. for (i = 0; i < count; i++) {
  144. if ((changes & cur) && (gpfsel_is_out(s, start + i))) {
  145. qemu_set_irq(s->out[start + i], 0);
  146. }
  147. cur <<= 1;
  148. }
  149. *lev &= ~val;
  150. }
  151. static uint64_t bcm2838_gpio_read(void *opaque, hwaddr offset, unsigned size)
  152. {
  153. BCM2838GpioState *s = (BCM2838GpioState *)opaque;
  154. uint64_t value = 0;
  155. switch (offset) {
  156. case GPFSEL0:
  157. case GPFSEL1:
  158. case GPFSEL2:
  159. case GPFSEL3:
  160. case GPFSEL4:
  161. case GPFSEL5:
  162. value = gpfsel_get(s, offset / BYTES_IN_WORD);
  163. break;
  164. case GPSET0:
  165. case GPSET1:
  166. case GPCLR0:
  167. case GPCLR1:
  168. /* Write Only */
  169. qemu_log_mask(LOG_GUEST_ERROR, "%s: %s: Attempt reading from write only"
  170. " register. 0x%"PRIx64" will be returned."
  171. " Address 0x%"HWADDR_PRIx", size %u\n",
  172. TYPE_BCM2838_GPIO, __func__, value, offset, size);
  173. break;
  174. case GPLEV0:
  175. value = s->lev0;
  176. break;
  177. case GPLEV1:
  178. value = s->lev1;
  179. break;
  180. case GPEDS0:
  181. case GPEDS1:
  182. case GPREN0:
  183. case GPREN1:
  184. case GPFEN0:
  185. case GPFEN1:
  186. case GPHEN0:
  187. case GPHEN1:
  188. case GPLEN0:
  189. case GPLEN1:
  190. case GPAREN0:
  191. case GPAREN1:
  192. case GPAFEN0:
  193. case GPAFEN1:
  194. /* Not implemented */
  195. qemu_log_mask(LOG_UNIMP, "%s: %s: not implemented for %"HWADDR_PRIx"\n",
  196. TYPE_BCM2838_GPIO, __func__, offset);
  197. break;
  198. case GPIO_PUP_PDN_CNTRL_REG0:
  199. case GPIO_PUP_PDN_CNTRL_REG1:
  200. case GPIO_PUP_PDN_CNTRL_REG2:
  201. case GPIO_PUP_PDN_CNTRL_REG3:
  202. value = s->pup_cntrl_reg[(offset - GPIO_PUP_PDN_CNTRL_REG0)
  203. / sizeof(s->pup_cntrl_reg[0])];
  204. break;
  205. default:
  206. qemu_log_mask(LOG_GUEST_ERROR, "%s: %s: bad offset %"HWADDR_PRIx"\n",
  207. TYPE_BCM2838_GPIO, __func__, offset);
  208. break;
  209. }
  210. return value;
  211. }
  212. static void bcm2838_gpio_write(void *opaque, hwaddr offset, uint64_t value,
  213. unsigned size)
  214. {
  215. BCM2838GpioState *s = (BCM2838GpioState *)opaque;
  216. switch (offset) {
  217. case GPFSEL0:
  218. case GPFSEL1:
  219. case GPFSEL2:
  220. case GPFSEL3:
  221. case GPFSEL4:
  222. case GPFSEL5:
  223. gpfsel_set(s, offset / BYTES_IN_WORD, value);
  224. break;
  225. case GPSET0:
  226. gpset(s, value, 0, 32, &s->lev0);
  227. break;
  228. case GPSET1:
  229. gpset(s, value, 32, 22, &s->lev1);
  230. break;
  231. case GPCLR0:
  232. gpclr(s, value, 0, 32, &s->lev0);
  233. break;
  234. case GPCLR1:
  235. gpclr(s, value, 32, 22, &s->lev1);
  236. break;
  237. case GPLEV0:
  238. case GPLEV1:
  239. /* Read Only */
  240. qemu_log_mask(LOG_GUEST_ERROR, "%s: %s: Attempt writing 0x%"PRIx64""
  241. " to read only register. Ignored."
  242. " Address 0x%"HWADDR_PRIx", size %u\n",
  243. TYPE_BCM2838_GPIO, __func__, value, offset, size);
  244. break;
  245. case GPEDS0:
  246. case GPEDS1:
  247. case GPREN0:
  248. case GPREN1:
  249. case GPFEN0:
  250. case GPFEN1:
  251. case GPHEN0:
  252. case GPHEN1:
  253. case GPLEN0:
  254. case GPLEN1:
  255. case GPAREN0:
  256. case GPAREN1:
  257. case GPAFEN0:
  258. case GPAFEN1:
  259. /* Not implemented */
  260. qemu_log_mask(LOG_UNIMP, "%s: %s: not implemented for %"HWADDR_PRIx"\n",
  261. TYPE_BCM2838_GPIO, __func__, offset);
  262. break;
  263. case GPIO_PUP_PDN_CNTRL_REG0:
  264. case GPIO_PUP_PDN_CNTRL_REG1:
  265. case GPIO_PUP_PDN_CNTRL_REG2:
  266. case GPIO_PUP_PDN_CNTRL_REG3:
  267. s->pup_cntrl_reg[(offset - GPIO_PUP_PDN_CNTRL_REG0)
  268. / sizeof(s->pup_cntrl_reg[0])] = value;
  269. break;
  270. default:
  271. qemu_log_mask(LOG_GUEST_ERROR, "%s: %s: bad offset %"HWADDR_PRIx"\n",
  272. TYPE_BCM2838_GPIO, __func__, offset);
  273. }
  274. return;
  275. }
  276. static void bcm2838_gpio_reset(DeviceState *dev)
  277. {
  278. BCM2838GpioState *s = BCM2838_GPIO(dev);
  279. memset(s->fsel, 0, sizeof(s->fsel));
  280. s->sd_fsel = 0;
  281. /* SDHCI is selected by default */
  282. sdbus_reparent_card(&s->sdbus, s->sdbus_sdhci);
  283. s->lev0 = 0;
  284. s->lev1 = 0;
  285. memset(s->fsel, 0, sizeof(s->fsel));
  286. s->pup_cntrl_reg[0] = RESET_VAL_CNTRL_REG0;
  287. s->pup_cntrl_reg[1] = RESET_VAL_CNTRL_REG1;
  288. s->pup_cntrl_reg[2] = RESET_VAL_CNTRL_REG2;
  289. s->pup_cntrl_reg[3] = RESET_VAL_CNTRL_REG3;
  290. }
  291. static const MemoryRegionOps bcm2838_gpio_ops = {
  292. .read = bcm2838_gpio_read,
  293. .write = bcm2838_gpio_write,
  294. .endianness = DEVICE_NATIVE_ENDIAN,
  295. };
  296. static const VMStateDescription vmstate_bcm2838_gpio = {
  297. .name = "bcm2838_gpio",
  298. .version_id = 1,
  299. .minimum_version_id = 1,
  300. .fields = (VMStateField[]) {
  301. VMSTATE_UINT8_ARRAY(fsel, BCM2838GpioState, BCM2838_GPIO_NUM),
  302. VMSTATE_UINT32(lev0, BCM2838GpioState),
  303. VMSTATE_UINT32(lev1, BCM2838GpioState),
  304. VMSTATE_UINT8(sd_fsel, BCM2838GpioState),
  305. VMSTATE_UINT32_ARRAY(pup_cntrl_reg, BCM2838GpioState,
  306. GPIO_PUP_PDN_CNTRL_NUM),
  307. VMSTATE_END_OF_LIST()
  308. }
  309. };
  310. static void bcm2838_gpio_init(Object *obj)
  311. {
  312. BCM2838GpioState *s = BCM2838_GPIO(obj);
  313. DeviceState *dev = DEVICE(obj);
  314. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  315. qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_SD_BUS, DEVICE(s), "sd-bus");
  316. memory_region_init_io(&s->iomem, obj, &bcm2838_gpio_ops, s,
  317. "bcm2838_gpio", BCM2838_GPIO_REGS_SIZE);
  318. sysbus_init_mmio(sbd, &s->iomem);
  319. qdev_init_gpio_out(dev, s->out, BCM2838_GPIO_NUM);
  320. }
  321. static void bcm2838_gpio_realize(DeviceState *dev, Error **errp)
  322. {
  323. BCM2838GpioState *s = BCM2838_GPIO(dev);
  324. Object *obj;
  325. obj = object_property_get_link(OBJECT(dev), "sdbus-sdhci", &error_abort);
  326. s->sdbus_sdhci = SD_BUS(obj);
  327. obj = object_property_get_link(OBJECT(dev), "sdbus-sdhost", &error_abort);
  328. s->sdbus_sdhost = SD_BUS(obj);
  329. }
  330. static void bcm2838_gpio_class_init(ObjectClass *klass, void *data)
  331. {
  332. DeviceClass *dc = DEVICE_CLASS(klass);
  333. dc->vmsd = &vmstate_bcm2838_gpio;
  334. dc->realize = &bcm2838_gpio_realize;
  335. device_class_set_legacy_reset(dc, bcm2838_gpio_reset);
  336. }
  337. static const TypeInfo bcm2838_gpio_info = {
  338. .name = TYPE_BCM2838_GPIO,
  339. .parent = TYPE_SYS_BUS_DEVICE,
  340. .instance_size = sizeof(BCM2838GpioState),
  341. .instance_init = bcm2838_gpio_init,
  342. .class_init = bcm2838_gpio_class_init,
  343. };
  344. static void bcm2838_gpio_register_types(void)
  345. {
  346. type_register_static(&bcm2838_gpio_info);
  347. }
  348. type_init(bcm2838_gpio_register_types)