xlnx-zdma.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842
  1. /*
  2. * QEMU model of the ZynqMP generic DMA
  3. *
  4. * Copyright (c) 2014 Xilinx Inc.
  5. * Copyright (c) 2018 FEIMTECH AB
  6. *
  7. * Written by Edgar E. Iglesias <edgar.iglesias@xilinx.com>,
  8. * Francisco Iglesias <francisco.iglesias@feimtech.se>
  9. *
  10. * Permission is hereby granted, free of charge, to any person obtaining a copy
  11. * of this software and associated documentation files (the "Software"), to deal
  12. * in the Software without restriction, including without limitation the rights
  13. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  14. * copies of the Software, and to permit persons to whom the Software is
  15. * furnished to do so, subject to the following conditions:
  16. *
  17. * The above copyright notice and this permission notice shall be included in
  18. * all copies or substantial portions of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  24. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  25. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  26. * THE SOFTWARE.
  27. */
  28. #include "qemu/osdep.h"
  29. #include "hw/dma/xlnx-zdma.h"
  30. #include "hw/irq.h"
  31. #include "hw/qdev-properties.h"
  32. #include "migration/vmstate.h"
  33. #include "qemu/bitops.h"
  34. #include "qemu/log.h"
  35. #include "qemu/module.h"
  36. #include "qapi/error.h"
  37. #ifndef XLNX_ZDMA_ERR_DEBUG
  38. #define XLNX_ZDMA_ERR_DEBUG 0
  39. #endif
  40. REG32(ZDMA_ERR_CTRL, 0x0)
  41. FIELD(ZDMA_ERR_CTRL, APB_ERR_RES, 0, 1)
  42. REG32(ZDMA_CH_ISR, 0x100)
  43. FIELD(ZDMA_CH_ISR, DMA_PAUSE, 11, 1)
  44. FIELD(ZDMA_CH_ISR, DMA_DONE, 10, 1)
  45. FIELD(ZDMA_CH_ISR, AXI_WR_DATA, 9, 1)
  46. FIELD(ZDMA_CH_ISR, AXI_RD_DATA, 8, 1)
  47. FIELD(ZDMA_CH_ISR, AXI_RD_DST_DSCR, 7, 1)
  48. FIELD(ZDMA_CH_ISR, AXI_RD_SRC_DSCR, 6, 1)
  49. FIELD(ZDMA_CH_ISR, IRQ_DST_ACCT_ERR, 5, 1)
  50. FIELD(ZDMA_CH_ISR, IRQ_SRC_ACCT_ERR, 4, 1)
  51. FIELD(ZDMA_CH_ISR, BYTE_CNT_OVRFL, 3, 1)
  52. FIELD(ZDMA_CH_ISR, DST_DSCR_DONE, 2, 1)
  53. FIELD(ZDMA_CH_ISR, SRC_DSCR_DONE, 1, 1)
  54. FIELD(ZDMA_CH_ISR, INV_APB, 0, 1)
  55. REG32(ZDMA_CH_IMR, 0x104)
  56. FIELD(ZDMA_CH_IMR, DMA_PAUSE, 11, 1)
  57. FIELD(ZDMA_CH_IMR, DMA_DONE, 10, 1)
  58. FIELD(ZDMA_CH_IMR, AXI_WR_DATA, 9, 1)
  59. FIELD(ZDMA_CH_IMR, AXI_RD_DATA, 8, 1)
  60. FIELD(ZDMA_CH_IMR, AXI_RD_DST_DSCR, 7, 1)
  61. FIELD(ZDMA_CH_IMR, AXI_RD_SRC_DSCR, 6, 1)
  62. FIELD(ZDMA_CH_IMR, IRQ_DST_ACCT_ERR, 5, 1)
  63. FIELD(ZDMA_CH_IMR, IRQ_SRC_ACCT_ERR, 4, 1)
  64. FIELD(ZDMA_CH_IMR, BYTE_CNT_OVRFL, 3, 1)
  65. FIELD(ZDMA_CH_IMR, DST_DSCR_DONE, 2, 1)
  66. FIELD(ZDMA_CH_IMR, SRC_DSCR_DONE, 1, 1)
  67. FIELD(ZDMA_CH_IMR, INV_APB, 0, 1)
  68. REG32(ZDMA_CH_IEN, 0x108)
  69. FIELD(ZDMA_CH_IEN, DMA_PAUSE, 11, 1)
  70. FIELD(ZDMA_CH_IEN, DMA_DONE, 10, 1)
  71. FIELD(ZDMA_CH_IEN, AXI_WR_DATA, 9, 1)
  72. FIELD(ZDMA_CH_IEN, AXI_RD_DATA, 8, 1)
  73. FIELD(ZDMA_CH_IEN, AXI_RD_DST_DSCR, 7, 1)
  74. FIELD(ZDMA_CH_IEN, AXI_RD_SRC_DSCR, 6, 1)
  75. FIELD(ZDMA_CH_IEN, IRQ_DST_ACCT_ERR, 5, 1)
  76. FIELD(ZDMA_CH_IEN, IRQ_SRC_ACCT_ERR, 4, 1)
  77. FIELD(ZDMA_CH_IEN, BYTE_CNT_OVRFL, 3, 1)
  78. FIELD(ZDMA_CH_IEN, DST_DSCR_DONE, 2, 1)
  79. FIELD(ZDMA_CH_IEN, SRC_DSCR_DONE, 1, 1)
  80. FIELD(ZDMA_CH_IEN, INV_APB, 0, 1)
  81. REG32(ZDMA_CH_IDS, 0x10c)
  82. FIELD(ZDMA_CH_IDS, DMA_PAUSE, 11, 1)
  83. FIELD(ZDMA_CH_IDS, DMA_DONE, 10, 1)
  84. FIELD(ZDMA_CH_IDS, AXI_WR_DATA, 9, 1)
  85. FIELD(ZDMA_CH_IDS, AXI_RD_DATA, 8, 1)
  86. FIELD(ZDMA_CH_IDS, AXI_RD_DST_DSCR, 7, 1)
  87. FIELD(ZDMA_CH_IDS, AXI_RD_SRC_DSCR, 6, 1)
  88. FIELD(ZDMA_CH_IDS, IRQ_DST_ACCT_ERR, 5, 1)
  89. FIELD(ZDMA_CH_IDS, IRQ_SRC_ACCT_ERR, 4, 1)
  90. FIELD(ZDMA_CH_IDS, BYTE_CNT_OVRFL, 3, 1)
  91. FIELD(ZDMA_CH_IDS, DST_DSCR_DONE, 2, 1)
  92. FIELD(ZDMA_CH_IDS, SRC_DSCR_DONE, 1, 1)
  93. FIELD(ZDMA_CH_IDS, INV_APB, 0, 1)
  94. REG32(ZDMA_CH_CTRL0, 0x110)
  95. FIELD(ZDMA_CH_CTRL0, OVR_FETCH, 7, 1)
  96. FIELD(ZDMA_CH_CTRL0, POINT_TYPE, 6, 1)
  97. FIELD(ZDMA_CH_CTRL0, MODE, 4, 2)
  98. FIELD(ZDMA_CH_CTRL0, RATE_CTRL, 3, 1)
  99. FIELD(ZDMA_CH_CTRL0, CONT_ADDR, 2, 1)
  100. FIELD(ZDMA_CH_CTRL0, CONT, 1, 1)
  101. REG32(ZDMA_CH_CTRL1, 0x114)
  102. FIELD(ZDMA_CH_CTRL1, DST_ISSUE, 5, 5)
  103. FIELD(ZDMA_CH_CTRL1, SRC_ISSUE, 0, 5)
  104. REG32(ZDMA_CH_FCI, 0x118)
  105. FIELD(ZDMA_CH_FCI, PROG_CELL_CNT, 2, 2)
  106. FIELD(ZDMA_CH_FCI, SIDE, 1, 1)
  107. FIELD(ZDMA_CH_FCI, EN, 0, 1)
  108. REG32(ZDMA_CH_STATUS, 0x11c)
  109. FIELD(ZDMA_CH_STATUS, STATE, 0, 2)
  110. REG32(ZDMA_CH_DATA_ATTR, 0x120)
  111. FIELD(ZDMA_CH_DATA_ATTR, ARBURST, 26, 2)
  112. FIELD(ZDMA_CH_DATA_ATTR, ARCACHE, 22, 4)
  113. FIELD(ZDMA_CH_DATA_ATTR, ARQOS, 18, 4)
  114. FIELD(ZDMA_CH_DATA_ATTR, ARLEN, 14, 4)
  115. FIELD(ZDMA_CH_DATA_ATTR, AWBURST, 12, 2)
  116. FIELD(ZDMA_CH_DATA_ATTR, AWCACHE, 8, 4)
  117. FIELD(ZDMA_CH_DATA_ATTR, AWQOS, 4, 4)
  118. FIELD(ZDMA_CH_DATA_ATTR, AWLEN, 0, 4)
  119. REG32(ZDMA_CH_DSCR_ATTR, 0x124)
  120. FIELD(ZDMA_CH_DSCR_ATTR, AXCOHRNT, 8, 1)
  121. FIELD(ZDMA_CH_DSCR_ATTR, AXCACHE, 4, 4)
  122. FIELD(ZDMA_CH_DSCR_ATTR, AXQOS, 0, 4)
  123. REG32(ZDMA_CH_SRC_DSCR_WORD0, 0x128)
  124. REG32(ZDMA_CH_SRC_DSCR_WORD1, 0x12c)
  125. FIELD(ZDMA_CH_SRC_DSCR_WORD1, MSB, 0, 17)
  126. REG32(ZDMA_CH_SRC_DSCR_WORD2, 0x130)
  127. FIELD(ZDMA_CH_SRC_DSCR_WORD2, SIZE, 0, 30)
  128. REG32(ZDMA_CH_SRC_DSCR_WORD3, 0x134)
  129. FIELD(ZDMA_CH_SRC_DSCR_WORD3, CMD, 3, 2)
  130. FIELD(ZDMA_CH_SRC_DSCR_WORD3, INTR, 2, 1)
  131. FIELD(ZDMA_CH_SRC_DSCR_WORD3, TYPE, 1, 1)
  132. FIELD(ZDMA_CH_SRC_DSCR_WORD3, COHRNT, 0, 1)
  133. REG32(ZDMA_CH_DST_DSCR_WORD0, 0x138)
  134. REG32(ZDMA_CH_DST_DSCR_WORD1, 0x13c)
  135. FIELD(ZDMA_CH_DST_DSCR_WORD1, MSB, 0, 17)
  136. REG32(ZDMA_CH_DST_DSCR_WORD2, 0x140)
  137. FIELD(ZDMA_CH_DST_DSCR_WORD2, SIZE, 0, 30)
  138. REG32(ZDMA_CH_DST_DSCR_WORD3, 0x144)
  139. FIELD(ZDMA_CH_DST_DSCR_WORD3, INTR, 2, 1)
  140. FIELD(ZDMA_CH_DST_DSCR_WORD3, TYPE, 1, 1)
  141. FIELD(ZDMA_CH_DST_DSCR_WORD3, COHRNT, 0, 1)
  142. REG32(ZDMA_CH_WR_ONLY_WORD0, 0x148)
  143. REG32(ZDMA_CH_WR_ONLY_WORD1, 0x14c)
  144. REG32(ZDMA_CH_WR_ONLY_WORD2, 0x150)
  145. REG32(ZDMA_CH_WR_ONLY_WORD3, 0x154)
  146. REG32(ZDMA_CH_SRC_START_LSB, 0x158)
  147. REG32(ZDMA_CH_SRC_START_MSB, 0x15c)
  148. FIELD(ZDMA_CH_SRC_START_MSB, ADDR, 0, 17)
  149. REG32(ZDMA_CH_DST_START_LSB, 0x160)
  150. REG32(ZDMA_CH_DST_START_MSB, 0x164)
  151. FIELD(ZDMA_CH_DST_START_MSB, ADDR, 0, 17)
  152. REG32(ZDMA_CH_RATE_CTRL, 0x18c)
  153. FIELD(ZDMA_CH_RATE_CTRL, CNT, 0, 12)
  154. REG32(ZDMA_CH_SRC_CUR_PYLD_LSB, 0x168)
  155. REG32(ZDMA_CH_SRC_CUR_PYLD_MSB, 0x16c)
  156. FIELD(ZDMA_CH_SRC_CUR_PYLD_MSB, ADDR, 0, 17)
  157. REG32(ZDMA_CH_DST_CUR_PYLD_LSB, 0x170)
  158. REG32(ZDMA_CH_DST_CUR_PYLD_MSB, 0x174)
  159. FIELD(ZDMA_CH_DST_CUR_PYLD_MSB, ADDR, 0, 17)
  160. REG32(ZDMA_CH_SRC_CUR_DSCR_LSB, 0x178)
  161. REG32(ZDMA_CH_SRC_CUR_DSCR_MSB, 0x17c)
  162. FIELD(ZDMA_CH_SRC_CUR_DSCR_MSB, ADDR, 0, 17)
  163. REG32(ZDMA_CH_DST_CUR_DSCR_LSB, 0x180)
  164. REG32(ZDMA_CH_DST_CUR_DSCR_MSB, 0x184)
  165. FIELD(ZDMA_CH_DST_CUR_DSCR_MSB, ADDR, 0, 17)
  166. REG32(ZDMA_CH_TOTAL_BYTE, 0x188)
  167. REG32(ZDMA_CH_RATE_CNTL, 0x18c)
  168. FIELD(ZDMA_CH_RATE_CNTL, CNT, 0, 12)
  169. REG32(ZDMA_CH_IRQ_SRC_ACCT, 0x190)
  170. FIELD(ZDMA_CH_IRQ_SRC_ACCT, CNT, 0, 8)
  171. REG32(ZDMA_CH_IRQ_DST_ACCT, 0x194)
  172. FIELD(ZDMA_CH_IRQ_DST_ACCT, CNT, 0, 8)
  173. REG32(ZDMA_CH_DBG0, 0x198)
  174. FIELD(ZDMA_CH_DBG0, CMN_BUF_FREE, 0, 9)
  175. REG32(ZDMA_CH_DBG1, 0x19c)
  176. FIELD(ZDMA_CH_DBG1, CMN_BUF_OCC, 0, 9)
  177. REG32(ZDMA_CH_CTRL2, 0x200)
  178. FIELD(ZDMA_CH_CTRL2, EN, 0, 1)
  179. enum {
  180. PT_REG = 0,
  181. PT_MEM = 1,
  182. };
  183. enum {
  184. CMD_HALT = 1,
  185. CMD_STOP = 2,
  186. };
  187. enum {
  188. RW_MODE_RW = 0,
  189. RW_MODE_WO = 1,
  190. RW_MODE_RO = 2,
  191. };
  192. enum {
  193. DTYPE_LINEAR = 0,
  194. DTYPE_LINKED = 1,
  195. };
  196. enum {
  197. AXI_BURST_FIXED = 0,
  198. AXI_BURST_INCR = 1,
  199. };
  200. static void zdma_ch_imr_update_irq(XlnxZDMA *s)
  201. {
  202. bool pending;
  203. pending = s->regs[R_ZDMA_CH_ISR] & ~s->regs[R_ZDMA_CH_IMR];
  204. qemu_set_irq(s->irq_zdma_ch_imr, pending);
  205. }
  206. static void zdma_ch_isr_postw(RegisterInfo *reg, uint64_t val64)
  207. {
  208. XlnxZDMA *s = XLNX_ZDMA(reg->opaque);
  209. zdma_ch_imr_update_irq(s);
  210. }
  211. static uint64_t zdma_ch_ien_prew(RegisterInfo *reg, uint64_t val64)
  212. {
  213. XlnxZDMA *s = XLNX_ZDMA(reg->opaque);
  214. uint32_t val = val64;
  215. s->regs[R_ZDMA_CH_IMR] &= ~val;
  216. zdma_ch_imr_update_irq(s);
  217. return 0;
  218. }
  219. static uint64_t zdma_ch_ids_prew(RegisterInfo *reg, uint64_t val64)
  220. {
  221. XlnxZDMA *s = XLNX_ZDMA(reg->opaque);
  222. uint32_t val = val64;
  223. s->regs[R_ZDMA_CH_IMR] |= val;
  224. zdma_ch_imr_update_irq(s);
  225. return 0;
  226. }
  227. static void zdma_set_state(XlnxZDMA *s, XlnxZDMAState state)
  228. {
  229. s->state = state;
  230. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_STATUS, STATE, state);
  231. /* Signal error if we have an error condition. */
  232. if (s->error) {
  233. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_STATUS, STATE, 3);
  234. }
  235. }
  236. static void zdma_src_done(XlnxZDMA *s)
  237. {
  238. unsigned int cnt;
  239. cnt = ARRAY_FIELD_EX32(s->regs, ZDMA_CH_IRQ_SRC_ACCT, CNT);
  240. cnt++;
  241. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_IRQ_SRC_ACCT, CNT, cnt);
  242. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, SRC_DSCR_DONE, true);
  243. /* Did we overflow? */
  244. if (cnt != ARRAY_FIELD_EX32(s->regs, ZDMA_CH_IRQ_SRC_ACCT, CNT)) {
  245. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, IRQ_SRC_ACCT_ERR, true);
  246. }
  247. zdma_ch_imr_update_irq(s);
  248. }
  249. static void zdma_dst_done(XlnxZDMA *s)
  250. {
  251. unsigned int cnt;
  252. cnt = ARRAY_FIELD_EX32(s->regs, ZDMA_CH_IRQ_DST_ACCT, CNT);
  253. cnt++;
  254. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_IRQ_DST_ACCT, CNT, cnt);
  255. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, DST_DSCR_DONE, true);
  256. /* Did we overflow? */
  257. if (cnt != ARRAY_FIELD_EX32(s->regs, ZDMA_CH_IRQ_DST_ACCT, CNT)) {
  258. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, IRQ_DST_ACCT_ERR, true);
  259. }
  260. zdma_ch_imr_update_irq(s);
  261. }
  262. static uint64_t zdma_get_regaddr64(XlnxZDMA *s, unsigned int basereg)
  263. {
  264. uint64_t addr;
  265. addr = s->regs[basereg + 1];
  266. addr <<= 32;
  267. addr |= s->regs[basereg];
  268. return addr;
  269. }
  270. static void zdma_put_regaddr64(XlnxZDMA *s, unsigned int basereg, uint64_t addr)
  271. {
  272. s->regs[basereg] = addr;
  273. s->regs[basereg + 1] = addr >> 32;
  274. }
  275. static void zdma_load_descriptor_reg(XlnxZDMA *s, unsigned int reg,
  276. XlnxZDMADescr *descr)
  277. {
  278. descr->addr = zdma_get_regaddr64(s, reg);
  279. descr->size = s->regs[reg + 2];
  280. descr->attr = s->regs[reg + 3];
  281. }
  282. static bool zdma_load_descriptor(XlnxZDMA *s, uint64_t addr,
  283. XlnxZDMADescr *descr)
  284. {
  285. /* ZDMA descriptors must be aligned to their own size. */
  286. if (addr % sizeof(XlnxZDMADescr)) {
  287. qemu_log_mask(LOG_GUEST_ERROR,
  288. "zdma: unaligned descriptor at %" PRIx64,
  289. addr);
  290. memset(descr, 0x0, sizeof(XlnxZDMADescr));
  291. s->error = true;
  292. return false;
  293. }
  294. descr->addr = address_space_ldq_le(&s->dma_as, addr, s->attr, NULL);
  295. descr->size = address_space_ldl_le(&s->dma_as, addr + 8, s->attr, NULL);
  296. descr->attr = address_space_ldl_le(&s->dma_as, addr + 12, s->attr, NULL);
  297. return true;
  298. }
  299. static void zdma_load_src_descriptor(XlnxZDMA *s)
  300. {
  301. uint64_t src_addr;
  302. unsigned int ptype = ARRAY_FIELD_EX32(s->regs, ZDMA_CH_CTRL0, POINT_TYPE);
  303. if (ptype == PT_REG) {
  304. zdma_load_descriptor_reg(s, R_ZDMA_CH_SRC_DSCR_WORD0, &s->dsc_src);
  305. return;
  306. }
  307. src_addr = zdma_get_regaddr64(s, R_ZDMA_CH_SRC_CUR_DSCR_LSB);
  308. if (!zdma_load_descriptor(s, src_addr, &s->dsc_src)) {
  309. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, AXI_RD_SRC_DSCR, true);
  310. }
  311. }
  312. static void zdma_update_descr_addr(XlnxZDMA *s, bool type,
  313. unsigned int basereg)
  314. {
  315. uint64_t addr, next;
  316. if (type == DTYPE_LINEAR) {
  317. addr = zdma_get_regaddr64(s, basereg);
  318. next = addr + sizeof(s->dsc_dst);
  319. } else {
  320. addr = zdma_get_regaddr64(s, basereg);
  321. addr += sizeof(s->dsc_dst);
  322. next = address_space_ldq_le(&s->dma_as, addr, s->attr, NULL);
  323. }
  324. zdma_put_regaddr64(s, basereg, next);
  325. }
  326. static void zdma_load_dst_descriptor(XlnxZDMA *s)
  327. {
  328. uint64_t dst_addr;
  329. unsigned int ptype = ARRAY_FIELD_EX32(s->regs, ZDMA_CH_CTRL0, POINT_TYPE);
  330. bool dst_type;
  331. if (ptype == PT_REG) {
  332. zdma_load_descriptor_reg(s, R_ZDMA_CH_DST_DSCR_WORD0, &s->dsc_dst);
  333. return;
  334. }
  335. dst_addr = zdma_get_regaddr64(s, R_ZDMA_CH_DST_CUR_DSCR_LSB);
  336. if (!zdma_load_descriptor(s, dst_addr, &s->dsc_dst)) {
  337. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, AXI_RD_DST_DSCR, true);
  338. }
  339. /* Advance the descriptor pointer. */
  340. dst_type = FIELD_EX32(s->dsc_dst.words[3], ZDMA_CH_DST_DSCR_WORD3, TYPE);
  341. zdma_update_descr_addr(s, dst_type, R_ZDMA_CH_DST_CUR_DSCR_LSB);
  342. }
  343. static void zdma_write_dst(XlnxZDMA *s, uint8_t *buf, uint32_t len)
  344. {
  345. uint32_t dst_size, dlen;
  346. bool dst_intr;
  347. unsigned int ptype = ARRAY_FIELD_EX32(s->regs, ZDMA_CH_CTRL0, POINT_TYPE);
  348. unsigned int rw_mode = ARRAY_FIELD_EX32(s->regs, ZDMA_CH_CTRL0, MODE);
  349. unsigned int burst_type = ARRAY_FIELD_EX32(s->regs, ZDMA_CH_DATA_ATTR,
  350. AWBURST);
  351. /* FIXED burst types are only supported in simple dma mode. */
  352. if (ptype != PT_REG) {
  353. burst_type = AXI_BURST_INCR;
  354. }
  355. while (len) {
  356. dst_size = FIELD_EX32(s->dsc_dst.words[2], ZDMA_CH_DST_DSCR_WORD2,
  357. SIZE);
  358. if (dst_size == 0 && ptype == PT_MEM) {
  359. zdma_load_dst_descriptor(s);
  360. dst_size = FIELD_EX32(s->dsc_dst.words[2], ZDMA_CH_DST_DSCR_WORD2,
  361. SIZE);
  362. }
  363. /* Match what hardware does by ignoring the dst_size and only using
  364. * the src size for Simple register mode. */
  365. if (ptype == PT_REG && rw_mode != RW_MODE_WO) {
  366. dst_size = len;
  367. }
  368. dst_intr = FIELD_EX32(s->dsc_dst.words[3], ZDMA_CH_DST_DSCR_WORD3,
  369. INTR);
  370. dlen = len > dst_size ? dst_size : len;
  371. if (burst_type == AXI_BURST_FIXED) {
  372. if (dlen > (s->cfg.bus_width / 8)) {
  373. dlen = s->cfg.bus_width / 8;
  374. }
  375. }
  376. address_space_write(&s->dma_as, s->dsc_dst.addr, s->attr, buf, dlen);
  377. if (burst_type == AXI_BURST_INCR) {
  378. s->dsc_dst.addr += dlen;
  379. }
  380. dst_size -= dlen;
  381. buf += dlen;
  382. len -= dlen;
  383. if (dst_size == 0 && dst_intr) {
  384. zdma_dst_done(s);
  385. }
  386. /* Write back to buffered descriptor. */
  387. s->dsc_dst.words[2] = FIELD_DP32(s->dsc_dst.words[2],
  388. ZDMA_CH_DST_DSCR_WORD2,
  389. SIZE,
  390. dst_size);
  391. }
  392. }
  393. static void zdma_process_descr(XlnxZDMA *s)
  394. {
  395. uint64_t src_addr;
  396. uint32_t src_size, len;
  397. unsigned int src_cmd;
  398. bool src_intr, src_type;
  399. unsigned int ptype = ARRAY_FIELD_EX32(s->regs, ZDMA_CH_CTRL0, POINT_TYPE);
  400. unsigned int rw_mode = ARRAY_FIELD_EX32(s->regs, ZDMA_CH_CTRL0, MODE);
  401. unsigned int burst_type = ARRAY_FIELD_EX32(s->regs, ZDMA_CH_DATA_ATTR,
  402. ARBURST);
  403. src_addr = s->dsc_src.addr;
  404. src_size = FIELD_EX32(s->dsc_src.words[2], ZDMA_CH_SRC_DSCR_WORD2, SIZE);
  405. src_cmd = FIELD_EX32(s->dsc_src.words[3], ZDMA_CH_SRC_DSCR_WORD3, CMD);
  406. src_type = FIELD_EX32(s->dsc_src.words[3], ZDMA_CH_SRC_DSCR_WORD3, TYPE);
  407. src_intr = FIELD_EX32(s->dsc_src.words[3], ZDMA_CH_SRC_DSCR_WORD3, INTR);
  408. /* FIXED burst types and non-rw modes are only supported in
  409. * simple dma mode.
  410. */
  411. if (ptype != PT_REG) {
  412. if (rw_mode != RW_MODE_RW) {
  413. qemu_log_mask(LOG_GUEST_ERROR,
  414. "zDMA: rw-mode=%d but not simple DMA mode.\n",
  415. rw_mode);
  416. }
  417. if (burst_type != AXI_BURST_INCR) {
  418. qemu_log_mask(LOG_GUEST_ERROR,
  419. "zDMA: burst_type=%d but not simple DMA mode.\n",
  420. burst_type);
  421. }
  422. burst_type = AXI_BURST_INCR;
  423. rw_mode = RW_MODE_RW;
  424. }
  425. if (rw_mode == RW_MODE_WO) {
  426. /* In Simple DMA Write-Only, we need to push DST size bytes
  427. * regardless of what SRC size is set to. */
  428. src_size = FIELD_EX32(s->dsc_dst.words[2], ZDMA_CH_DST_DSCR_WORD2,
  429. SIZE);
  430. memcpy(s->buf, &s->regs[R_ZDMA_CH_WR_ONLY_WORD0], s->cfg.bus_width / 8);
  431. }
  432. while (src_size) {
  433. len = src_size > ARRAY_SIZE(s->buf) ? ARRAY_SIZE(s->buf) : src_size;
  434. if (burst_type == AXI_BURST_FIXED) {
  435. if (len > (s->cfg.bus_width / 8)) {
  436. len = s->cfg.bus_width / 8;
  437. }
  438. }
  439. if (rw_mode == RW_MODE_WO) {
  440. if (len > s->cfg.bus_width / 8) {
  441. len = s->cfg.bus_width / 8;
  442. }
  443. } else {
  444. address_space_read(&s->dma_as, src_addr, s->attr, s->buf, len);
  445. if (burst_type == AXI_BURST_INCR) {
  446. src_addr += len;
  447. }
  448. }
  449. if (rw_mode != RW_MODE_RO) {
  450. zdma_write_dst(s, s->buf, len);
  451. }
  452. s->regs[R_ZDMA_CH_TOTAL_BYTE] += len;
  453. src_size -= len;
  454. }
  455. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, DMA_DONE, true);
  456. if (src_intr) {
  457. zdma_src_done(s);
  458. }
  459. if (ptype == PT_REG || src_cmd == CMD_STOP) {
  460. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_CTRL2, EN, 0);
  461. zdma_set_state(s, DISABLED);
  462. }
  463. if (src_cmd == CMD_HALT) {
  464. zdma_set_state(s, PAUSED);
  465. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, DMA_PAUSE, 1);
  466. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, DMA_DONE, false);
  467. zdma_ch_imr_update_irq(s);
  468. return;
  469. }
  470. zdma_update_descr_addr(s, src_type, R_ZDMA_CH_SRC_CUR_DSCR_LSB);
  471. }
  472. static void zdma_run(XlnxZDMA *s)
  473. {
  474. while (s->state == ENABLED && !s->error) {
  475. zdma_load_src_descriptor(s);
  476. if (s->error) {
  477. zdma_set_state(s, DISABLED);
  478. } else {
  479. zdma_process_descr(s);
  480. }
  481. }
  482. zdma_ch_imr_update_irq(s);
  483. }
  484. static void zdma_update_descr_addr_from_start(XlnxZDMA *s)
  485. {
  486. uint64_t src_addr, dst_addr;
  487. src_addr = zdma_get_regaddr64(s, R_ZDMA_CH_SRC_START_LSB);
  488. zdma_put_regaddr64(s, R_ZDMA_CH_SRC_CUR_DSCR_LSB, src_addr);
  489. dst_addr = zdma_get_regaddr64(s, R_ZDMA_CH_DST_START_LSB);
  490. zdma_put_regaddr64(s, R_ZDMA_CH_DST_CUR_DSCR_LSB, dst_addr);
  491. zdma_load_dst_descriptor(s);
  492. }
  493. static void zdma_ch_ctrlx_postw(RegisterInfo *reg, uint64_t val64)
  494. {
  495. XlnxZDMA *s = XLNX_ZDMA(reg->opaque);
  496. if (ARRAY_FIELD_EX32(s->regs, ZDMA_CH_CTRL2, EN)) {
  497. s->error = false;
  498. if (s->state == PAUSED &&
  499. ARRAY_FIELD_EX32(s->regs, ZDMA_CH_CTRL0, CONT)) {
  500. if (ARRAY_FIELD_EX32(s->regs, ZDMA_CH_CTRL0, CONT_ADDR) == 1) {
  501. zdma_update_descr_addr_from_start(s);
  502. } else {
  503. bool src_type = FIELD_EX32(s->dsc_src.words[3],
  504. ZDMA_CH_SRC_DSCR_WORD3, TYPE);
  505. zdma_update_descr_addr(s, src_type,
  506. R_ZDMA_CH_SRC_CUR_DSCR_LSB);
  507. }
  508. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_CTRL0, CONT, false);
  509. zdma_set_state(s, ENABLED);
  510. } else if (s->state == DISABLED) {
  511. zdma_update_descr_addr_from_start(s);
  512. zdma_set_state(s, ENABLED);
  513. }
  514. } else {
  515. /* Leave Paused state? */
  516. if (s->state == PAUSED &&
  517. ARRAY_FIELD_EX32(s->regs, ZDMA_CH_CTRL0, CONT)) {
  518. zdma_set_state(s, DISABLED);
  519. }
  520. }
  521. zdma_run(s);
  522. }
  523. static RegisterAccessInfo zdma_regs_info[] = {
  524. { .name = "ZDMA_ERR_CTRL", .addr = A_ZDMA_ERR_CTRL,
  525. .rsvd = 0xfffffffe,
  526. },{ .name = "ZDMA_CH_ISR", .addr = A_ZDMA_CH_ISR,
  527. .rsvd = 0xfffff000,
  528. .w1c = 0xfff,
  529. .post_write = zdma_ch_isr_postw,
  530. },{ .name = "ZDMA_CH_IMR", .addr = A_ZDMA_CH_IMR,
  531. .reset = 0xfff,
  532. .rsvd = 0xfffff000,
  533. .ro = 0xfff,
  534. },{ .name = "ZDMA_CH_IEN", .addr = A_ZDMA_CH_IEN,
  535. .rsvd = 0xfffff000,
  536. .pre_write = zdma_ch_ien_prew,
  537. },{ .name = "ZDMA_CH_IDS", .addr = A_ZDMA_CH_IDS,
  538. .rsvd = 0xfffff000,
  539. .pre_write = zdma_ch_ids_prew,
  540. },{ .name = "ZDMA_CH_CTRL0", .addr = A_ZDMA_CH_CTRL0,
  541. .reset = 0x80,
  542. .rsvd = 0xffffff01,
  543. .post_write = zdma_ch_ctrlx_postw,
  544. },{ .name = "ZDMA_CH_CTRL1", .addr = A_ZDMA_CH_CTRL1,
  545. .reset = 0x3ff,
  546. .rsvd = 0xfffffc00,
  547. },{ .name = "ZDMA_CH_FCI", .addr = A_ZDMA_CH_FCI,
  548. .rsvd = 0xffffffc0,
  549. },{ .name = "ZDMA_CH_STATUS", .addr = A_ZDMA_CH_STATUS,
  550. .rsvd = 0xfffffffc,
  551. .ro = 0x3,
  552. },{ .name = "ZDMA_CH_DATA_ATTR", .addr = A_ZDMA_CH_DATA_ATTR,
  553. .reset = 0x483d20f,
  554. .rsvd = 0xf0000000,
  555. },{ .name = "ZDMA_CH_DSCR_ATTR", .addr = A_ZDMA_CH_DSCR_ATTR,
  556. .rsvd = 0xfffffe00,
  557. },{ .name = "ZDMA_CH_SRC_DSCR_WORD0", .addr = A_ZDMA_CH_SRC_DSCR_WORD0,
  558. },{ .name = "ZDMA_CH_SRC_DSCR_WORD1", .addr = A_ZDMA_CH_SRC_DSCR_WORD1,
  559. .rsvd = 0xfffe0000,
  560. },{ .name = "ZDMA_CH_SRC_DSCR_WORD2", .addr = A_ZDMA_CH_SRC_DSCR_WORD2,
  561. .rsvd = 0xc0000000,
  562. },{ .name = "ZDMA_CH_SRC_DSCR_WORD3", .addr = A_ZDMA_CH_SRC_DSCR_WORD3,
  563. .rsvd = 0xffffffe0,
  564. },{ .name = "ZDMA_CH_DST_DSCR_WORD0", .addr = A_ZDMA_CH_DST_DSCR_WORD0,
  565. },{ .name = "ZDMA_CH_DST_DSCR_WORD1", .addr = A_ZDMA_CH_DST_DSCR_WORD1,
  566. .rsvd = 0xfffe0000,
  567. },{ .name = "ZDMA_CH_DST_DSCR_WORD2", .addr = A_ZDMA_CH_DST_DSCR_WORD2,
  568. .rsvd = 0xc0000000,
  569. },{ .name = "ZDMA_CH_DST_DSCR_WORD3", .addr = A_ZDMA_CH_DST_DSCR_WORD3,
  570. .rsvd = 0xfffffffa,
  571. },{ .name = "ZDMA_CH_WR_ONLY_WORD0", .addr = A_ZDMA_CH_WR_ONLY_WORD0,
  572. },{ .name = "ZDMA_CH_WR_ONLY_WORD1", .addr = A_ZDMA_CH_WR_ONLY_WORD1,
  573. },{ .name = "ZDMA_CH_WR_ONLY_WORD2", .addr = A_ZDMA_CH_WR_ONLY_WORD2,
  574. },{ .name = "ZDMA_CH_WR_ONLY_WORD3", .addr = A_ZDMA_CH_WR_ONLY_WORD3,
  575. },{ .name = "ZDMA_CH_SRC_START_LSB", .addr = A_ZDMA_CH_SRC_START_LSB,
  576. },{ .name = "ZDMA_CH_SRC_START_MSB", .addr = A_ZDMA_CH_SRC_START_MSB,
  577. .rsvd = 0xfffe0000,
  578. },{ .name = "ZDMA_CH_DST_START_LSB", .addr = A_ZDMA_CH_DST_START_LSB,
  579. },{ .name = "ZDMA_CH_DST_START_MSB", .addr = A_ZDMA_CH_DST_START_MSB,
  580. .rsvd = 0xfffe0000,
  581. },{ .name = "ZDMA_CH_SRC_CUR_PYLD_LSB", .addr = A_ZDMA_CH_SRC_CUR_PYLD_LSB,
  582. .ro = 0xffffffff,
  583. },{ .name = "ZDMA_CH_SRC_CUR_PYLD_MSB", .addr = A_ZDMA_CH_SRC_CUR_PYLD_MSB,
  584. .rsvd = 0xfffe0000,
  585. .ro = 0x1ffff,
  586. },{ .name = "ZDMA_CH_DST_CUR_PYLD_LSB", .addr = A_ZDMA_CH_DST_CUR_PYLD_LSB,
  587. .ro = 0xffffffff,
  588. },{ .name = "ZDMA_CH_DST_CUR_PYLD_MSB", .addr = A_ZDMA_CH_DST_CUR_PYLD_MSB,
  589. .rsvd = 0xfffe0000,
  590. .ro = 0x1ffff,
  591. },{ .name = "ZDMA_CH_SRC_CUR_DSCR_LSB", .addr = A_ZDMA_CH_SRC_CUR_DSCR_LSB,
  592. .ro = 0xffffffff,
  593. },{ .name = "ZDMA_CH_SRC_CUR_DSCR_MSB", .addr = A_ZDMA_CH_SRC_CUR_DSCR_MSB,
  594. .rsvd = 0xfffe0000,
  595. .ro = 0x1ffff,
  596. },{ .name = "ZDMA_CH_DST_CUR_DSCR_LSB", .addr = A_ZDMA_CH_DST_CUR_DSCR_LSB,
  597. .ro = 0xffffffff,
  598. },{ .name = "ZDMA_CH_DST_CUR_DSCR_MSB", .addr = A_ZDMA_CH_DST_CUR_DSCR_MSB,
  599. .rsvd = 0xfffe0000,
  600. .ro = 0x1ffff,
  601. },{ .name = "ZDMA_CH_TOTAL_BYTE", .addr = A_ZDMA_CH_TOTAL_BYTE,
  602. .w1c = 0xffffffff,
  603. },{ .name = "ZDMA_CH_RATE_CNTL", .addr = A_ZDMA_CH_RATE_CNTL,
  604. .rsvd = 0xfffff000,
  605. },{ .name = "ZDMA_CH_IRQ_SRC_ACCT", .addr = A_ZDMA_CH_IRQ_SRC_ACCT,
  606. .rsvd = 0xffffff00,
  607. .ro = 0xff,
  608. .cor = 0xff,
  609. },{ .name = "ZDMA_CH_IRQ_DST_ACCT", .addr = A_ZDMA_CH_IRQ_DST_ACCT,
  610. .rsvd = 0xffffff00,
  611. .ro = 0xff,
  612. .cor = 0xff,
  613. },{ .name = "ZDMA_CH_DBG0", .addr = A_ZDMA_CH_DBG0,
  614. .rsvd = 0xfffffe00,
  615. .ro = 0x1ff,
  616. /*
  617. * There's SW out there that will check the debug regs for free space.
  618. * Claim that we always have 0x100 free.
  619. */
  620. .reset = 0x100
  621. },{ .name = "ZDMA_CH_DBG1", .addr = A_ZDMA_CH_DBG1,
  622. .rsvd = 0xfffffe00,
  623. .ro = 0x1ff,
  624. },{ .name = "ZDMA_CH_CTRL2", .addr = A_ZDMA_CH_CTRL2,
  625. .rsvd = 0xfffffffe,
  626. .post_write = zdma_ch_ctrlx_postw,
  627. }
  628. };
  629. static void zdma_reset(DeviceState *dev)
  630. {
  631. XlnxZDMA *s = XLNX_ZDMA(dev);
  632. unsigned int i;
  633. for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) {
  634. register_reset(&s->regs_info[i]);
  635. }
  636. zdma_ch_imr_update_irq(s);
  637. }
  638. static uint64_t zdma_read(void *opaque, hwaddr addr, unsigned size)
  639. {
  640. XlnxZDMA *s = XLNX_ZDMA(opaque);
  641. RegisterInfo *r = &s->regs_info[addr / 4];
  642. if (!r->data) {
  643. char *path = object_get_canonical_path(OBJECT(s));
  644. qemu_log("%s: Decode error: read from %" HWADDR_PRIx "\n",
  645. path,
  646. addr);
  647. g_free(path);
  648. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, INV_APB, true);
  649. zdma_ch_imr_update_irq(s);
  650. return 0;
  651. }
  652. return register_read(r, ~0, NULL, false);
  653. }
  654. static void zdma_write(void *opaque, hwaddr addr, uint64_t value,
  655. unsigned size)
  656. {
  657. XlnxZDMA *s = XLNX_ZDMA(opaque);
  658. RegisterInfo *r = &s->regs_info[addr / 4];
  659. if (!r->data) {
  660. char *path = object_get_canonical_path(OBJECT(s));
  661. qemu_log("%s: Decode error: write to %" HWADDR_PRIx "=%" PRIx64 "\n",
  662. path,
  663. addr, value);
  664. g_free(path);
  665. ARRAY_FIELD_DP32(s->regs, ZDMA_CH_ISR, INV_APB, true);
  666. zdma_ch_imr_update_irq(s);
  667. return;
  668. }
  669. register_write(r, value, ~0, NULL, false);
  670. }
  671. static const MemoryRegionOps zdma_ops = {
  672. .read = zdma_read,
  673. .write = zdma_write,
  674. .endianness = DEVICE_LITTLE_ENDIAN,
  675. .valid = {
  676. .min_access_size = 4,
  677. .max_access_size = 4,
  678. },
  679. };
  680. static void zdma_realize(DeviceState *dev, Error **errp)
  681. {
  682. XlnxZDMA *s = XLNX_ZDMA(dev);
  683. unsigned int i;
  684. if (!s->dma_mr) {
  685. error_setg(errp, TYPE_XLNX_ZDMA " 'dma' link not set");
  686. return;
  687. }
  688. address_space_init(&s->dma_as, s->dma_mr, "zdma-dma");
  689. for (i = 0; i < ARRAY_SIZE(zdma_regs_info); ++i) {
  690. RegisterInfo *r = &s->regs_info[zdma_regs_info[i].addr / 4];
  691. *r = (RegisterInfo) {
  692. .data = (uint8_t *)&s->regs[
  693. zdma_regs_info[i].addr / 4],
  694. .data_size = sizeof(uint32_t),
  695. .access = &zdma_regs_info[i],
  696. .opaque = s,
  697. };
  698. }
  699. s->attr = MEMTXATTRS_UNSPECIFIED;
  700. }
  701. static void zdma_init(Object *obj)
  702. {
  703. XlnxZDMA *s = XLNX_ZDMA(obj);
  704. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  705. memory_region_init_io(&s->iomem, obj, &zdma_ops, s,
  706. TYPE_XLNX_ZDMA, ZDMA_R_MAX * 4);
  707. sysbus_init_mmio(sbd, &s->iomem);
  708. sysbus_init_irq(sbd, &s->irq_zdma_ch_imr);
  709. }
  710. static const VMStateDescription vmstate_zdma = {
  711. .name = TYPE_XLNX_ZDMA,
  712. .version_id = 1,
  713. .minimum_version_id = 1,
  714. .fields = (const VMStateField[]) {
  715. VMSTATE_UINT32_ARRAY(regs, XlnxZDMA, ZDMA_R_MAX),
  716. VMSTATE_UINT32(state, XlnxZDMA),
  717. VMSTATE_UINT32_ARRAY(dsc_src.words, XlnxZDMA, 4),
  718. VMSTATE_UINT32_ARRAY(dsc_dst.words, XlnxZDMA, 4),
  719. VMSTATE_END_OF_LIST(),
  720. }
  721. };
  722. static const Property zdma_props[] = {
  723. DEFINE_PROP_UINT32("bus-width", XlnxZDMA, cfg.bus_width, 64),
  724. DEFINE_PROP_LINK("dma", XlnxZDMA, dma_mr,
  725. TYPE_MEMORY_REGION, MemoryRegion *),
  726. };
  727. static void zdma_class_init(ObjectClass *klass, void *data)
  728. {
  729. DeviceClass *dc = DEVICE_CLASS(klass);
  730. device_class_set_legacy_reset(dc, zdma_reset);
  731. dc->realize = zdma_realize;
  732. device_class_set_props(dc, zdma_props);
  733. dc->vmsd = &vmstate_zdma;
  734. }
  735. static const TypeInfo zdma_info = {
  736. .name = TYPE_XLNX_ZDMA,
  737. .parent = TYPE_SYS_BUS_DEVICE,
  738. .instance_size = sizeof(XlnxZDMA),
  739. .class_init = zdma_class_init,
  740. .instance_init = zdma_init,
  741. };
  742. static void zdma_register_types(void)
  743. {
  744. type_register_static(&zdma_info);
  745. }
  746. type_init(zdma_register_types)