2
0

a15mpcore.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * Cortex-A15MPCore internal peripheral emulation.
  3. *
  4. * Copyright (c) 2012 Linaro Limited.
  5. * Written by Peter Maydell.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "qapi/error.h"
  22. #include "qemu/module.h"
  23. #include "hw/cpu/a15mpcore.h"
  24. #include "hw/irq.h"
  25. #include "hw/qdev-properties.h"
  26. #include "system/kvm.h"
  27. #include "kvm_arm.h"
  28. #include "target/arm/gtimer.h"
  29. static void a15mp_priv_set_irq(void *opaque, int irq, int level)
  30. {
  31. A15MPPrivState *s = (A15MPPrivState *)opaque;
  32. qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level);
  33. }
  34. static void a15mp_priv_initfn(Object *obj)
  35. {
  36. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  37. A15MPPrivState *s = A15MPCORE_PRIV(obj);
  38. memory_region_init(&s->container, obj, "a15mp-priv-container", 0x8000);
  39. sysbus_init_mmio(sbd, &s->container);
  40. object_initialize_child(obj, "gic", &s->gic, gic_class_name());
  41. qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
  42. }
  43. static void a15mp_priv_realize(DeviceState *dev, Error **errp)
  44. {
  45. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  46. A15MPPrivState *s = A15MPCORE_PRIV(dev);
  47. DeviceState *gicdev;
  48. SysBusDevice *busdev;
  49. int i;
  50. bool has_el3;
  51. bool has_el2 = false;
  52. Object *cpuobj;
  53. if (s->num_irq < 32 || s->num_irq > 256) {
  54. error_setg(errp, "Property 'num-irq' must be between 32 and 256");
  55. return;
  56. }
  57. gicdev = DEVICE(&s->gic);
  58. qdev_prop_set_uint32(gicdev, "num-cpu", s->num_cpu);
  59. qdev_prop_set_uint32(gicdev, "num-irq", s->num_irq);
  60. if (!kvm_irqchip_in_kernel()) {
  61. /* Make the GIC's TZ support match the CPUs. We assume that
  62. * either all the CPUs have TZ, or none do.
  63. */
  64. cpuobj = OBJECT(qemu_get_cpu(0));
  65. has_el3 = object_property_find(cpuobj, "has_el3") &&
  66. object_property_get_bool(cpuobj, "has_el3", &error_abort);
  67. qdev_prop_set_bit(gicdev, "has-security-extensions", has_el3);
  68. /* Similarly for virtualization support */
  69. has_el2 = object_property_find(cpuobj, "has_el2") &&
  70. object_property_get_bool(cpuobj, "has_el2", &error_abort);
  71. qdev_prop_set_bit(gicdev, "has-virtualization-extensions", has_el2);
  72. }
  73. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) {
  74. return;
  75. }
  76. busdev = SYS_BUS_DEVICE(&s->gic);
  77. /* Pass through outbound IRQ lines from the GIC */
  78. sysbus_pass_irq(sbd, busdev);
  79. /* Pass through inbound GPIO lines to the GIC */
  80. qdev_init_gpio_in(dev, a15mp_priv_set_irq, s->num_irq - 32);
  81. /* Wire the outputs from each CPU's generic timer to the
  82. * appropriate GIC PPI inputs
  83. */
  84. for (i = 0; i < s->num_cpu; i++) {
  85. DeviceState *cpudev = DEVICE(qemu_get_cpu(i));
  86. int ppibase = s->num_irq - 32 + i * 32;
  87. int irq;
  88. /* Mapping from the output timer irq lines from the CPU to the
  89. * GIC PPI inputs used on the A15:
  90. */
  91. const int timer_irq[] = {
  92. [GTIMER_PHYS] = 30,
  93. [GTIMER_VIRT] = 27,
  94. [GTIMER_HYP] = 26,
  95. [GTIMER_SEC] = 29,
  96. };
  97. for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) {
  98. qdev_connect_gpio_out(cpudev, irq,
  99. qdev_get_gpio_in(gicdev,
  100. ppibase + timer_irq[irq]));
  101. }
  102. if (has_el2) {
  103. /* Connect the GIC maintenance interrupt to PPI ID 25 */
  104. sysbus_connect_irq(SYS_BUS_DEVICE(gicdev), i + 4 * s->num_cpu,
  105. qdev_get_gpio_in(gicdev, ppibase + 25));
  106. }
  107. }
  108. /* Memory map (addresses are offsets from PERIPHBASE):
  109. * 0x0000-0x0fff -- reserved
  110. * 0x1000-0x1fff -- GIC Distributor
  111. * 0x2000-0x3fff -- GIC CPU interface
  112. * 0x4000-0x4fff -- GIC virtual interface control for this CPU
  113. * 0x5000-0x51ff -- GIC virtual interface control for CPU 0
  114. * 0x5200-0x53ff -- GIC virtual interface control for CPU 1
  115. * 0x5400-0x55ff -- GIC virtual interface control for CPU 2
  116. * 0x5600-0x57ff -- GIC virtual interface control for CPU 3
  117. * 0x6000-0x7fff -- GIC virtual CPU interface
  118. */
  119. memory_region_add_subregion(&s->container, 0x1000,
  120. sysbus_mmio_get_region(busdev, 0));
  121. memory_region_add_subregion(&s->container, 0x2000,
  122. sysbus_mmio_get_region(busdev, 1));
  123. if (has_el2) {
  124. memory_region_add_subregion(&s->container, 0x4000,
  125. sysbus_mmio_get_region(busdev, 2));
  126. memory_region_add_subregion(&s->container, 0x6000,
  127. sysbus_mmio_get_region(busdev, 3));
  128. for (i = 0; i < s->num_cpu; i++) {
  129. hwaddr base = 0x5000 + i * 0x200;
  130. MemoryRegion *mr = sysbus_mmio_get_region(busdev,
  131. 4 + s->num_cpu + i);
  132. memory_region_add_subregion(&s->container, base, mr);
  133. }
  134. }
  135. }
  136. static const Property a15mp_priv_properties[] = {
  137. DEFINE_PROP_UINT32("num-cpu", A15MPPrivState, num_cpu, 1),
  138. /*
  139. * The Cortex-A15MP may have anything from 0 to 224 external interrupt
  140. * lines, plus always 32 internal IRQs. This property sets the total
  141. * of internal + external, so the valid range is from 32 to 256.
  142. * The board model must set this to whatever the configuration
  143. * used for the CPU on that board or SoC is.
  144. */
  145. DEFINE_PROP_UINT32("num-irq", A15MPPrivState, num_irq, 0),
  146. };
  147. static void a15mp_priv_class_init(ObjectClass *klass, void *data)
  148. {
  149. DeviceClass *dc = DEVICE_CLASS(klass);
  150. dc->realize = a15mp_priv_realize;
  151. device_class_set_props(dc, a15mp_priv_properties);
  152. /* We currently have no saveable state */
  153. }
  154. static const TypeInfo a15mp_types[] = {
  155. {
  156. .name = TYPE_A15MPCORE_PRIV,
  157. .parent = TYPE_SYS_BUS_DEVICE,
  158. .instance_size = sizeof(A15MPPrivState),
  159. .instance_init = a15mp_priv_initfn,
  160. .class_init = a15mp_priv_class_init,
  161. },
  162. };
  163. DEFINE_TYPES(a15mp_types)