2
0

cs4231a.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725
  1. /*
  2. * QEMU Crystal CS4231 audio chip emulation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "hw/audio/soundhw.h"
  26. #include "audio/audio.h"
  27. #include "hw/irq.h"
  28. #include "hw/isa/isa.h"
  29. #include "hw/qdev-properties.h"
  30. #include "migration/vmstate.h"
  31. #include "qemu/module.h"
  32. #include "qemu/timer.h"
  33. #include "qapi/error.h"
  34. #include "qom/object.h"
  35. /*
  36. Missing features:
  37. ADC
  38. Loopback
  39. Timer
  40. ADPCM
  41. More...
  42. */
  43. /* #define DEBUG */
  44. /* #define DEBUG_XLAW */
  45. static struct {
  46. int aci_counter;
  47. } conf = {1};
  48. #ifdef DEBUG
  49. #define dolog(...) AUD_log ("cs4231a", __VA_ARGS__)
  50. #else
  51. #define dolog(...)
  52. #endif
  53. #define lwarn(...) AUD_log ("cs4231a", "warning: " __VA_ARGS__)
  54. #define lerr(...) AUD_log ("cs4231a", "error: " __VA_ARGS__)
  55. #define CS_REGS 16
  56. #define CS_DREGS 32
  57. #define TYPE_CS4231A "cs4231a"
  58. typedef struct CSState CSState;
  59. DECLARE_INSTANCE_CHECKER(CSState, CS4231A,
  60. TYPE_CS4231A)
  61. struct CSState {
  62. ISADevice dev;
  63. QEMUSoundCard card;
  64. MemoryRegion ioports;
  65. qemu_irq pic;
  66. uint32_t regs[CS_REGS];
  67. uint8_t dregs[CS_DREGS];
  68. uint32_t irq;
  69. uint32_t dma;
  70. uint32_t port;
  71. IsaDma *isa_dma;
  72. int shift;
  73. int dma_running;
  74. int audio_free;
  75. int transferred;
  76. int aci_counter;
  77. SWVoiceOut *voice;
  78. const int16_t *tab;
  79. };
  80. #define MODE2 (1 << 6)
  81. #define MCE (1 << 6)
  82. #define PMCE (1 << 4)
  83. #define CMCE (1 << 5)
  84. #define TE (1 << 6)
  85. #define PEN (1 << 0)
  86. #define INT (1 << 0)
  87. #define IEN (1 << 1)
  88. #define PPIO (1 << 6)
  89. #define PI (1 << 4)
  90. #define CI (1 << 5)
  91. #define TI (1 << 6)
  92. enum {
  93. Index_Address,
  94. Index_Data,
  95. Status,
  96. PIO_Data
  97. };
  98. enum {
  99. Left_ADC_Input_Control,
  100. Right_ADC_Input_Control,
  101. Left_AUX1_Input_Control,
  102. Right_AUX1_Input_Control,
  103. Left_AUX2_Input_Control,
  104. Right_AUX2_Input_Control,
  105. Left_DAC_Output_Control,
  106. Right_DAC_Output_Control,
  107. FS_And_Playback_Data_Format,
  108. Interface_Configuration,
  109. Pin_Control,
  110. Error_Status_And_Initialization,
  111. MODE_And_ID,
  112. Loopback_Control,
  113. Playback_Upper_Base_Count,
  114. Playback_Lower_Base_Count,
  115. Alternate_Feature_Enable_I,
  116. Alternate_Feature_Enable_II,
  117. Left_Line_Input_Control,
  118. Right_Line_Input_Control,
  119. Timer_Low_Base,
  120. Timer_High_Base,
  121. RESERVED,
  122. Alternate_Feature_Enable_III,
  123. Alternate_Feature_Status,
  124. Version_Chip_ID,
  125. Mono_Input_And_Output_Control,
  126. RESERVED_2,
  127. Capture_Data_Format,
  128. RESERVED_3,
  129. Capture_Upper_Base_Count,
  130. Capture_Lower_Base_Count
  131. };
  132. static const int freqs[2][8] = {
  133. { 8000, 16000, 27420, 32000, -1, -1, 48000, 9000 },
  134. { 5510, 11025, 18900, 22050, 37800, 44100, 33075, 6620 }
  135. };
  136. /* Tables courtesy http://hazelware.luggle.com/tutorials/mulawcompression.html */
  137. static const int16_t MuLawDecompressTable[256] =
  138. {
  139. -32124,-31100,-30076,-29052,-28028,-27004,-25980,-24956,
  140. -23932,-22908,-21884,-20860,-19836,-18812,-17788,-16764,
  141. -15996,-15484,-14972,-14460,-13948,-13436,-12924,-12412,
  142. -11900,-11388,-10876,-10364, -9852, -9340, -8828, -8316,
  143. -7932, -7676, -7420, -7164, -6908, -6652, -6396, -6140,
  144. -5884, -5628, -5372, -5116, -4860, -4604, -4348, -4092,
  145. -3900, -3772, -3644, -3516, -3388, -3260, -3132, -3004,
  146. -2876, -2748, -2620, -2492, -2364, -2236, -2108, -1980,
  147. -1884, -1820, -1756, -1692, -1628, -1564, -1500, -1436,
  148. -1372, -1308, -1244, -1180, -1116, -1052, -988, -924,
  149. -876, -844, -812, -780, -748, -716, -684, -652,
  150. -620, -588, -556, -524, -492, -460, -428, -396,
  151. -372, -356, -340, -324, -308, -292, -276, -260,
  152. -244, -228, -212, -196, -180, -164, -148, -132,
  153. -120, -112, -104, -96, -88, -80, -72, -64,
  154. -56, -48, -40, -32, -24, -16, -8, 0,
  155. 32124, 31100, 30076, 29052, 28028, 27004, 25980, 24956,
  156. 23932, 22908, 21884, 20860, 19836, 18812, 17788, 16764,
  157. 15996, 15484, 14972, 14460, 13948, 13436, 12924, 12412,
  158. 11900, 11388, 10876, 10364, 9852, 9340, 8828, 8316,
  159. 7932, 7676, 7420, 7164, 6908, 6652, 6396, 6140,
  160. 5884, 5628, 5372, 5116, 4860, 4604, 4348, 4092,
  161. 3900, 3772, 3644, 3516, 3388, 3260, 3132, 3004,
  162. 2876, 2748, 2620, 2492, 2364, 2236, 2108, 1980,
  163. 1884, 1820, 1756, 1692, 1628, 1564, 1500, 1436,
  164. 1372, 1308, 1244, 1180, 1116, 1052, 988, 924,
  165. 876, 844, 812, 780, 748, 716, 684, 652,
  166. 620, 588, 556, 524, 492, 460, 428, 396,
  167. 372, 356, 340, 324, 308, 292, 276, 260,
  168. 244, 228, 212, 196, 180, 164, 148, 132,
  169. 120, 112, 104, 96, 88, 80, 72, 64,
  170. 56, 48, 40, 32, 24, 16, 8, 0
  171. };
  172. static const int16_t ALawDecompressTable[256] =
  173. {
  174. -5504, -5248, -6016, -5760, -4480, -4224, -4992, -4736,
  175. -7552, -7296, -8064, -7808, -6528, -6272, -7040, -6784,
  176. -2752, -2624, -3008, -2880, -2240, -2112, -2496, -2368,
  177. -3776, -3648, -4032, -3904, -3264, -3136, -3520, -3392,
  178. -22016,-20992,-24064,-23040,-17920,-16896,-19968,-18944,
  179. -30208,-29184,-32256,-31232,-26112,-25088,-28160,-27136,
  180. -11008,-10496,-12032,-11520,-8960, -8448, -9984, -9472,
  181. -15104,-14592,-16128,-15616,-13056,-12544,-14080,-13568,
  182. -344, -328, -376, -360, -280, -264, -312, -296,
  183. -472, -456, -504, -488, -408, -392, -440, -424,
  184. -88, -72, -120, -104, -24, -8, -56, -40,
  185. -216, -200, -248, -232, -152, -136, -184, -168,
  186. -1376, -1312, -1504, -1440, -1120, -1056, -1248, -1184,
  187. -1888, -1824, -2016, -1952, -1632, -1568, -1760, -1696,
  188. -688, -656, -752, -720, -560, -528, -624, -592,
  189. -944, -912, -1008, -976, -816, -784, -880, -848,
  190. 5504, 5248, 6016, 5760, 4480, 4224, 4992, 4736,
  191. 7552, 7296, 8064, 7808, 6528, 6272, 7040, 6784,
  192. 2752, 2624, 3008, 2880, 2240, 2112, 2496, 2368,
  193. 3776, 3648, 4032, 3904, 3264, 3136, 3520, 3392,
  194. 22016, 20992, 24064, 23040, 17920, 16896, 19968, 18944,
  195. 30208, 29184, 32256, 31232, 26112, 25088, 28160, 27136,
  196. 11008, 10496, 12032, 11520, 8960, 8448, 9984, 9472,
  197. 15104, 14592, 16128, 15616, 13056, 12544, 14080, 13568,
  198. 344, 328, 376, 360, 280, 264, 312, 296,
  199. 472, 456, 504, 488, 408, 392, 440, 424,
  200. 88, 72, 120, 104, 24, 8, 56, 40,
  201. 216, 200, 248, 232, 152, 136, 184, 168,
  202. 1376, 1312, 1504, 1440, 1120, 1056, 1248, 1184,
  203. 1888, 1824, 2016, 1952, 1632, 1568, 1760, 1696,
  204. 688, 656, 752, 720, 560, 528, 624, 592,
  205. 944, 912, 1008, 976, 816, 784, 880, 848
  206. };
  207. static void cs4231a_reset (DeviceState *dev)
  208. {
  209. CSState *s = CS4231A (dev);
  210. s->regs[Index_Address] = 0x40;
  211. s->regs[Index_Data] = 0x00;
  212. s->regs[Status] = 0x00;
  213. s->regs[PIO_Data] = 0x00;
  214. s->dregs[Left_ADC_Input_Control] = 0x00;
  215. s->dregs[Right_ADC_Input_Control] = 0x00;
  216. s->dregs[Left_AUX1_Input_Control] = 0x88;
  217. s->dregs[Right_AUX1_Input_Control] = 0x88;
  218. s->dregs[Left_AUX2_Input_Control] = 0x88;
  219. s->dregs[Right_AUX2_Input_Control] = 0x88;
  220. s->dregs[Left_DAC_Output_Control] = 0x80;
  221. s->dregs[Right_DAC_Output_Control] = 0x80;
  222. s->dregs[FS_And_Playback_Data_Format] = 0x00;
  223. s->dregs[Interface_Configuration] = 0x08;
  224. s->dregs[Pin_Control] = 0x00;
  225. s->dregs[Error_Status_And_Initialization] = 0x00;
  226. s->dregs[MODE_And_ID] = 0x8a;
  227. s->dregs[Loopback_Control] = 0x00;
  228. s->dregs[Playback_Upper_Base_Count] = 0x00;
  229. s->dregs[Playback_Lower_Base_Count] = 0x00;
  230. s->dregs[Alternate_Feature_Enable_I] = 0x00;
  231. s->dregs[Alternate_Feature_Enable_II] = 0x00;
  232. s->dregs[Left_Line_Input_Control] = 0x88;
  233. s->dregs[Right_Line_Input_Control] = 0x88;
  234. s->dregs[Timer_Low_Base] = 0x00;
  235. s->dregs[Timer_High_Base] = 0x00;
  236. s->dregs[RESERVED] = 0x00;
  237. s->dregs[Alternate_Feature_Enable_III] = 0x00;
  238. s->dregs[Alternate_Feature_Status] = 0x00;
  239. s->dregs[Version_Chip_ID] = 0xa0;
  240. s->dregs[Mono_Input_And_Output_Control] = 0xa0;
  241. s->dregs[RESERVED_2] = 0x00;
  242. s->dregs[Capture_Data_Format] = 0x00;
  243. s->dregs[RESERVED_3] = 0x00;
  244. s->dregs[Capture_Upper_Base_Count] = 0x00;
  245. s->dregs[Capture_Lower_Base_Count] = 0x00;
  246. }
  247. static void cs_audio_callback (void *opaque, int free)
  248. {
  249. CSState *s = opaque;
  250. s->audio_free = free;
  251. }
  252. static void cs_reset_voices (CSState *s, uint32_t val)
  253. {
  254. int xtal;
  255. struct audsettings as;
  256. IsaDmaClass *k = ISADMA_GET_CLASS(s->isa_dma);
  257. #ifdef DEBUG_XLAW
  258. if (val == 0 || val == 32)
  259. val = (1 << 4) | (1 << 5);
  260. #endif
  261. xtal = val & 1;
  262. as.freq = freqs[xtal][(val >> 1) & 7];
  263. if (as.freq == -1) {
  264. lerr ("unsupported frequency (val=%#x)\n", val);
  265. goto error;
  266. }
  267. as.nchannels = (val & (1 << 4)) ? 2 : 1;
  268. as.endianness = 0;
  269. s->tab = NULL;
  270. switch ((val >> 5) & ((s->dregs[MODE_And_ID] & MODE2) ? 7 : 3)) {
  271. case 0:
  272. as.fmt = AUDIO_FORMAT_U8;
  273. s->shift = as.nchannels == 2;
  274. break;
  275. case 1:
  276. s->tab = MuLawDecompressTable;
  277. goto x_law;
  278. case 3:
  279. s->tab = ALawDecompressTable;
  280. x_law:
  281. as.fmt = AUDIO_FORMAT_S16;
  282. as.endianness = AUDIO_HOST_ENDIANNESS;
  283. s->shift = as.nchannels == 2;
  284. break;
  285. case 6:
  286. as.endianness = 1;
  287. /* fall through */
  288. case 2:
  289. as.fmt = AUDIO_FORMAT_S16;
  290. s->shift = as.nchannels;
  291. break;
  292. case 7:
  293. case 4:
  294. lerr ("attempt to use reserved format value (%#x)\n", val);
  295. goto error;
  296. case 5:
  297. lerr ("ADPCM 4 bit IMA compatible format is not supported\n");
  298. goto error;
  299. }
  300. s->voice = AUD_open_out (
  301. &s->card,
  302. s->voice,
  303. "cs4231a",
  304. s,
  305. cs_audio_callback,
  306. &as
  307. );
  308. if (s->dregs[Interface_Configuration] & PEN) {
  309. if (!s->dma_running) {
  310. k->hold_DREQ(s->isa_dma, s->dma);
  311. AUD_set_active_out (s->voice, 1);
  312. s->transferred = 0;
  313. }
  314. s->dma_running = 1;
  315. }
  316. else {
  317. if (s->dma_running) {
  318. k->release_DREQ(s->isa_dma, s->dma);
  319. AUD_set_active_out (s->voice, 0);
  320. }
  321. s->dma_running = 0;
  322. }
  323. return;
  324. error:
  325. if (s->dma_running) {
  326. k->release_DREQ(s->isa_dma, s->dma);
  327. AUD_set_active_out (s->voice, 0);
  328. }
  329. }
  330. static uint64_t cs_read (void *opaque, hwaddr addr, unsigned size)
  331. {
  332. CSState *s = opaque;
  333. uint32_t saddr, iaddr, ret;
  334. saddr = addr;
  335. iaddr = ~0U;
  336. switch (saddr) {
  337. case Index_Address:
  338. ret = s->regs[saddr] & ~0x80;
  339. break;
  340. case Index_Data:
  341. if (!(s->dregs[MODE_And_ID] & MODE2))
  342. iaddr = s->regs[Index_Address] & 0x0f;
  343. else
  344. iaddr = s->regs[Index_Address] & 0x1f;
  345. ret = s->dregs[iaddr];
  346. if (iaddr == Error_Status_And_Initialization) {
  347. /* keep SEAL happy */
  348. if (s->aci_counter) {
  349. ret |= 1 << 5;
  350. s->aci_counter -= 1;
  351. }
  352. }
  353. break;
  354. default:
  355. ret = s->regs[saddr];
  356. break;
  357. }
  358. dolog ("read %d:%d -> %d\n", saddr, iaddr, ret);
  359. return ret;
  360. }
  361. static void cs_write (void *opaque, hwaddr addr,
  362. uint64_t val64, unsigned size)
  363. {
  364. CSState *s = opaque;
  365. uint32_t saddr, iaddr, val;
  366. saddr = addr;
  367. val = val64;
  368. switch (saddr) {
  369. case Index_Address:
  370. if (!(s->regs[Index_Address] & MCE) && (val & MCE)
  371. && (s->dregs[Interface_Configuration] & (3 << 3)))
  372. s->aci_counter = conf.aci_counter;
  373. s->regs[Index_Address] = val & ~(1 << 7);
  374. break;
  375. case Index_Data:
  376. if (!(s->dregs[MODE_And_ID] & MODE2))
  377. iaddr = s->regs[Index_Address] & 0x0f;
  378. else
  379. iaddr = s->regs[Index_Address] & 0x1f;
  380. switch (iaddr) {
  381. case RESERVED:
  382. case RESERVED_2:
  383. case RESERVED_3:
  384. lwarn ("attempt to write %#x to reserved indirect register %d\n",
  385. val, iaddr);
  386. break;
  387. case FS_And_Playback_Data_Format:
  388. if (s->regs[Index_Address] & MCE) {
  389. cs_reset_voices (s, val);
  390. }
  391. else {
  392. if (s->dregs[Alternate_Feature_Status] & PMCE) {
  393. val = (val & ~0x0f) | (s->dregs[iaddr] & 0x0f);
  394. cs_reset_voices (s, val);
  395. }
  396. else {
  397. lwarn ("[P]MCE(%#x, %#x) is not set, val=%#x\n",
  398. s->regs[Index_Address],
  399. s->dregs[Alternate_Feature_Status],
  400. val);
  401. break;
  402. }
  403. }
  404. s->dregs[iaddr] = val;
  405. break;
  406. case Interface_Configuration:
  407. val &= ~(1 << 5); /* D5 is reserved */
  408. s->dregs[iaddr] = val;
  409. if (val & PPIO) {
  410. lwarn ("PIO is not supported (%#x)\n", val);
  411. break;
  412. }
  413. if (val & PEN) {
  414. if (!s->dma_running) {
  415. cs_reset_voices (s, s->dregs[FS_And_Playback_Data_Format]);
  416. }
  417. }
  418. else {
  419. if (s->dma_running) {
  420. IsaDmaClass *k = ISADMA_GET_CLASS(s->isa_dma);
  421. k->release_DREQ(s->isa_dma, s->dma);
  422. AUD_set_active_out (s->voice, 0);
  423. s->dma_running = 0;
  424. }
  425. }
  426. break;
  427. case Error_Status_And_Initialization:
  428. lwarn ("attempt to write to read only register %d\n", iaddr);
  429. break;
  430. case MODE_And_ID:
  431. dolog ("val=%#x\n", val);
  432. if (val & MODE2)
  433. s->dregs[iaddr] |= MODE2;
  434. else
  435. s->dregs[iaddr] &= ~MODE2;
  436. break;
  437. case Alternate_Feature_Enable_I:
  438. if (val & TE)
  439. lerr ("timer is not yet supported\n");
  440. s->dregs[iaddr] = val;
  441. break;
  442. case Alternate_Feature_Status:
  443. if ((s->dregs[iaddr] & PI) && !(val & PI)) {
  444. /* XXX: TI CI */
  445. qemu_irq_lower (s->pic);
  446. s->regs[Status] &= ~INT;
  447. }
  448. s->dregs[iaddr] = val;
  449. break;
  450. case Version_Chip_ID:
  451. lwarn ("write to Version_Chip_ID register %#x\n", val);
  452. s->dregs[iaddr] = val;
  453. break;
  454. default:
  455. s->dregs[iaddr] = val;
  456. break;
  457. }
  458. dolog ("written value %#x to indirect register %d\n", val, iaddr);
  459. break;
  460. case Status:
  461. if (s->regs[Status] & INT) {
  462. qemu_irq_lower (s->pic);
  463. }
  464. s->regs[Status] &= ~INT;
  465. s->dregs[Alternate_Feature_Status] &= ~(PI | CI | TI);
  466. break;
  467. case PIO_Data:
  468. lwarn ("attempt to write value %#x to PIO register\n", val);
  469. break;
  470. }
  471. }
  472. static int cs_write_audio (CSState *s, int nchan, int dma_pos,
  473. int dma_len, int len)
  474. {
  475. int temp, net;
  476. uint8_t tmpbuf[4096];
  477. IsaDmaClass *k = ISADMA_GET_CLASS(s->isa_dma);
  478. temp = len;
  479. net = 0;
  480. while (temp) {
  481. int left = dma_len - dma_pos;
  482. int copied;
  483. size_t to_copy;
  484. to_copy = MIN (temp, left);
  485. if (to_copy > sizeof (tmpbuf)) {
  486. to_copy = sizeof (tmpbuf);
  487. }
  488. copied = k->read_memory(s->isa_dma, nchan, tmpbuf, dma_pos, to_copy);
  489. if (s->tab) {
  490. int i;
  491. int16_t linbuf[4096];
  492. for (i = 0; i < copied; ++i)
  493. linbuf[i] = s->tab[tmpbuf[i]];
  494. copied = AUD_write (s->voice, linbuf, copied << 1);
  495. copied >>= 1;
  496. }
  497. else {
  498. copied = AUD_write (s->voice, tmpbuf, copied);
  499. }
  500. temp -= copied;
  501. dma_pos = (dma_pos + copied) % dma_len;
  502. net += copied;
  503. if (!copied) {
  504. break;
  505. }
  506. }
  507. return net;
  508. }
  509. static int cs_dma_read (void *opaque, int nchan, int dma_pos, int dma_len)
  510. {
  511. CSState *s = opaque;
  512. int copy, written;
  513. int till = -1;
  514. copy = s->voice ? (s->audio_free >> (s->tab != NULL)) : dma_len;
  515. if (s->dregs[Pin_Control] & IEN) {
  516. till = (s->dregs[Playback_Lower_Base_Count]
  517. | (s->dregs[Playback_Upper_Base_Count] << 8)) << s->shift;
  518. till -= s->transferred;
  519. copy = MIN (till, copy);
  520. }
  521. if ((copy <= 0) || (dma_len <= 0)) {
  522. return dma_pos;
  523. }
  524. written = cs_write_audio (s, nchan, dma_pos, dma_len, copy);
  525. dma_pos = (dma_pos + written) % dma_len;
  526. s->audio_free -= (written << (s->tab != NULL));
  527. if (written == till) {
  528. s->regs[Status] |= INT;
  529. s->dregs[Alternate_Feature_Status] |= PI;
  530. s->transferred = 0;
  531. qemu_irq_raise (s->pic);
  532. }
  533. else {
  534. s->transferred += written;
  535. }
  536. return dma_pos;
  537. }
  538. static int cs4231a_pre_load (void *opaque)
  539. {
  540. CSState *s = opaque;
  541. if (s->dma_running) {
  542. IsaDmaClass *k = ISADMA_GET_CLASS(s->isa_dma);
  543. k->release_DREQ(s->isa_dma, s->dma);
  544. AUD_set_active_out (s->voice, 0);
  545. }
  546. s->dma_running = 0;
  547. return 0;
  548. }
  549. static int cs4231a_post_load (void *opaque, int version_id)
  550. {
  551. CSState *s = opaque;
  552. if (s->dma_running && (s->dregs[Interface_Configuration] & PEN)) {
  553. s->dma_running = 0;
  554. cs_reset_voices (s, s->dregs[FS_And_Playback_Data_Format]);
  555. }
  556. return 0;
  557. }
  558. static const VMStateDescription vmstate_cs4231a = {
  559. .name = "cs4231a",
  560. .version_id = 1,
  561. .minimum_version_id = 1,
  562. .pre_load = cs4231a_pre_load,
  563. .post_load = cs4231a_post_load,
  564. .fields = (const VMStateField[]) {
  565. VMSTATE_UINT32_ARRAY (regs, CSState, CS_REGS),
  566. VMSTATE_BUFFER (dregs, CSState),
  567. VMSTATE_INT32 (dma_running, CSState),
  568. VMSTATE_INT32 (audio_free, CSState),
  569. VMSTATE_INT32 (transferred, CSState),
  570. VMSTATE_INT32 (aci_counter, CSState),
  571. VMSTATE_END_OF_LIST ()
  572. }
  573. };
  574. static const MemoryRegionOps cs_ioport_ops = {
  575. .read = cs_read,
  576. .write = cs_write,
  577. .impl = {
  578. .min_access_size = 1,
  579. .max_access_size = 1,
  580. }
  581. };
  582. static void cs4231a_initfn (Object *obj)
  583. {
  584. CSState *s = CS4231A (obj);
  585. memory_region_init_io (&s->ioports, OBJECT(s), &cs_ioport_ops, s,
  586. "cs4231a", 4);
  587. }
  588. static void cs4231a_realizefn (DeviceState *dev, Error **errp)
  589. {
  590. ISADevice *d = ISA_DEVICE (dev);
  591. ISABus *bus = isa_bus_from_device(d);
  592. CSState *s = CS4231A (dev);
  593. IsaDmaClass *k;
  594. s->isa_dma = isa_bus_get_dma(bus, s->dma);
  595. if (!s->isa_dma) {
  596. error_setg(errp, "ISA controller does not support DMA");
  597. return;
  598. }
  599. if (!AUD_register_card ("cs4231a", &s->card, errp)) {
  600. return;
  601. }
  602. s->pic = isa_bus_get_irq(bus, s->irq);
  603. k = ISADMA_GET_CLASS(s->isa_dma);
  604. k->register_channel(s->isa_dma, s->dma, cs_dma_read, s);
  605. isa_register_ioport (d, &s->ioports, s->port);
  606. }
  607. static const Property cs4231a_properties[] = {
  608. DEFINE_AUDIO_PROPERTIES(CSState, card),
  609. DEFINE_PROP_UINT32 ("iobase", CSState, port, 0x534),
  610. DEFINE_PROP_UINT32 ("irq", CSState, irq, 9),
  611. DEFINE_PROP_UINT32 ("dma", CSState, dma, 3),
  612. };
  613. static void cs4231a_class_initfn (ObjectClass *klass, void *data)
  614. {
  615. DeviceClass *dc = DEVICE_CLASS (klass);
  616. dc->realize = cs4231a_realizefn;
  617. device_class_set_legacy_reset(dc, cs4231a_reset);
  618. set_bit(DEVICE_CATEGORY_SOUND, dc->categories);
  619. dc->desc = "Crystal Semiconductor CS4231A";
  620. dc->vmsd = &vmstate_cs4231a;
  621. device_class_set_props(dc, cs4231a_properties);
  622. }
  623. static const TypeInfo cs4231a_info = {
  624. .name = TYPE_CS4231A,
  625. .parent = TYPE_ISA_DEVICE,
  626. .instance_size = sizeof (CSState),
  627. .instance_init = cs4231a_initfn,
  628. .class_init = cs4231a_class_initfn,
  629. };
  630. static void cs4231a_register_types (void)
  631. {
  632. type_register_static (&cs4231a_info);
  633. deprecated_register_soundhw("cs4231a", "CS4231A", 1, TYPE_CS4231A);
  634. }
  635. type_init (cs4231a_register_types)