versatilepb.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. /*
  2. * ARM Versatile Platform/Application Baseboard System emulation.
  3. *
  4. * Copyright (c) 2005-2007 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qapi/error.h"
  11. #include "hw/sysbus.h"
  12. #include "migration/vmstate.h"
  13. #include "hw/arm/boot.h"
  14. #include "hw/net/smc91c111.h"
  15. #include "net/net.h"
  16. #include "system/system.h"
  17. #include "hw/pci/pci.h"
  18. #include "hw/i2c/i2c.h"
  19. #include "hw/i2c/arm_sbcon_i2c.h"
  20. #include "hw/irq.h"
  21. #include "hw/boards.h"
  22. #include "hw/block/flash.h"
  23. #include "qemu/error-report.h"
  24. #include "hw/char/pl011.h"
  25. #include "hw/sd/sd.h"
  26. #include "qom/object.h"
  27. #include "audio/audio.h"
  28. #include "target/arm/cpu-qom.h"
  29. #include "qemu/log.h"
  30. #define VERSATILE_FLASH_ADDR 0x34000000
  31. #define VERSATILE_FLASH_SIZE (64 * 1024 * 1024)
  32. #define VERSATILE_FLASH_SECT_SIZE (256 * 1024)
  33. /* Primary interrupt controller. */
  34. #define TYPE_VERSATILE_PB_SIC "versatilepb_sic"
  35. OBJECT_DECLARE_SIMPLE_TYPE(vpb_sic_state, VERSATILE_PB_SIC)
  36. struct vpb_sic_state {
  37. SysBusDevice parent_obj;
  38. MemoryRegion iomem;
  39. uint32_t level;
  40. uint32_t mask;
  41. uint32_t pic_enable;
  42. qemu_irq parent[32];
  43. int irq;
  44. };
  45. static const VMStateDescription vmstate_vpb_sic = {
  46. .name = "versatilepb_sic",
  47. .version_id = 1,
  48. .minimum_version_id = 1,
  49. .fields = (const VMStateField[]) {
  50. VMSTATE_UINT32(level, vpb_sic_state),
  51. VMSTATE_UINT32(mask, vpb_sic_state),
  52. VMSTATE_UINT32(pic_enable, vpb_sic_state),
  53. VMSTATE_END_OF_LIST()
  54. }
  55. };
  56. static void vpb_sic_update(vpb_sic_state *s)
  57. {
  58. uint32_t flags;
  59. flags = s->level & s->mask;
  60. qemu_set_irq(s->parent[s->irq], flags != 0);
  61. }
  62. static void vpb_sic_update_pic(vpb_sic_state *s)
  63. {
  64. int i;
  65. uint32_t mask;
  66. for (i = 21; i <= 30; i++) {
  67. mask = 1u << i;
  68. if (!(s->pic_enable & mask))
  69. continue;
  70. qemu_set_irq(s->parent[i], (s->level & mask) != 0);
  71. }
  72. }
  73. static void vpb_sic_set_irq(void *opaque, int irq, int level)
  74. {
  75. vpb_sic_state *s = (vpb_sic_state *)opaque;
  76. if (level)
  77. s->level |= 1u << irq;
  78. else
  79. s->level &= ~(1u << irq);
  80. if (s->pic_enable & (1u << irq))
  81. qemu_set_irq(s->parent[irq], level);
  82. vpb_sic_update(s);
  83. }
  84. static uint64_t vpb_sic_read(void *opaque, hwaddr offset,
  85. unsigned size)
  86. {
  87. vpb_sic_state *s = (vpb_sic_state *)opaque;
  88. switch (offset >> 2) {
  89. case 0: /* STATUS */
  90. return s->level & s->mask;
  91. case 1: /* RAWSTAT */
  92. return s->level;
  93. case 2: /* ENABLE */
  94. return s->mask;
  95. case 4: /* SOFTINT */
  96. return s->level & 1;
  97. case 8: /* PICENABLE */
  98. return s->pic_enable;
  99. default:
  100. qemu_log_mask(LOG_GUEST_ERROR,
  101. "vpb_sic_read: Bad register offset 0x%x\n", (int)offset);
  102. return 0;
  103. }
  104. }
  105. static void vpb_sic_write(void *opaque, hwaddr offset,
  106. uint64_t value, unsigned size)
  107. {
  108. vpb_sic_state *s = (vpb_sic_state *)opaque;
  109. switch (offset >> 2) {
  110. case 2: /* ENSET */
  111. s->mask |= value;
  112. break;
  113. case 3: /* ENCLR */
  114. s->mask &= ~value;
  115. break;
  116. case 4: /* SOFTINTSET */
  117. if (value)
  118. s->mask |= 1;
  119. break;
  120. case 5: /* SOFTINTCLR */
  121. if (value)
  122. s->mask &= ~1u;
  123. break;
  124. case 8: /* PICENSET */
  125. s->pic_enable |= (value & 0x7fe00000);
  126. vpb_sic_update_pic(s);
  127. break;
  128. case 9: /* PICENCLR */
  129. s->pic_enable &= ~value;
  130. vpb_sic_update_pic(s);
  131. break;
  132. default:
  133. qemu_log_mask(LOG_GUEST_ERROR,
  134. "vpb_sic_write: Bad register offset 0x%x\n", (int)offset);
  135. return;
  136. }
  137. vpb_sic_update(s);
  138. }
  139. static const MemoryRegionOps vpb_sic_ops = {
  140. .read = vpb_sic_read,
  141. .write = vpb_sic_write,
  142. .endianness = DEVICE_NATIVE_ENDIAN,
  143. };
  144. static void vpb_sic_init(Object *obj)
  145. {
  146. DeviceState *dev = DEVICE(obj);
  147. vpb_sic_state *s = VERSATILE_PB_SIC(obj);
  148. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  149. int i;
  150. qdev_init_gpio_in(dev, vpb_sic_set_irq, 32);
  151. for (i = 0; i < 32; i++) {
  152. sysbus_init_irq(sbd, &s->parent[i]);
  153. }
  154. s->irq = 31;
  155. memory_region_init_io(&s->iomem, obj, &vpb_sic_ops, s,
  156. "vpb-sic", 0x1000);
  157. sysbus_init_mmio(sbd, &s->iomem);
  158. }
  159. /* Board init. */
  160. /* The AB and PB boards both use the same core, just with different
  161. peripherals and expansion busses. For now we emulate a subset of the
  162. PB peripherals and just change the board ID. */
  163. static struct arm_boot_info versatile_binfo;
  164. static void versatile_init(MachineState *machine, int board_id)
  165. {
  166. Object *cpuobj;
  167. ARMCPU *cpu;
  168. MemoryRegion *sysmem = get_system_memory();
  169. qemu_irq pic[32];
  170. qemu_irq sic[32];
  171. DeviceState *dev, *sysctl;
  172. SysBusDevice *busdev;
  173. DeviceState *pl041;
  174. PCIBus *pci_bus;
  175. I2CBus *i2c;
  176. int n;
  177. DriveInfo *dinfo;
  178. if (machine->ram_size > 0x10000000) {
  179. /* Device starting at address 0x10000000,
  180. * and memory cannot overlap with devices.
  181. * Refuse to run rather than behaving very confusingly.
  182. */
  183. error_report("versatilepb: memory size must not exceed 256MB");
  184. exit(1);
  185. }
  186. cpuobj = object_new(machine->cpu_type);
  187. /* By default ARM1176 CPUs have EL3 enabled. This board does not
  188. * currently support EL3 so the CPU EL3 property is disabled before
  189. * realization.
  190. */
  191. if (object_property_find(cpuobj, "has_el3")) {
  192. object_property_set_bool(cpuobj, "has_el3", false, &error_fatal);
  193. }
  194. qdev_realize(DEVICE(cpuobj), NULL, &error_fatal);
  195. cpu = ARM_CPU(cpuobj);
  196. /* ??? RAM should repeat to fill physical memory space. */
  197. /* SDRAM at address zero. */
  198. memory_region_add_subregion(sysmem, 0, machine->ram);
  199. sysctl = qdev_new("realview_sysctl");
  200. qdev_prop_set_uint32(sysctl, "sys_id", 0x41007004);
  201. qdev_prop_set_uint32(sysctl, "proc_id", 0x02000000);
  202. sysbus_realize_and_unref(SYS_BUS_DEVICE(sysctl), &error_fatal);
  203. sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
  204. dev = sysbus_create_varargs("pl190", 0x10140000,
  205. qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ),
  206. qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ),
  207. NULL);
  208. for (n = 0; n < 32; n++) {
  209. pic[n] = qdev_get_gpio_in(dev, n);
  210. }
  211. dev = sysbus_create_simple(TYPE_VERSATILE_PB_SIC, 0x10003000, NULL);
  212. for (n = 0; n < 32; n++) {
  213. sysbus_connect_irq(SYS_BUS_DEVICE(dev), n, pic[n]);
  214. sic[n] = qdev_get_gpio_in(dev, n);
  215. }
  216. sysbus_create_simple("pl050_keyboard", 0x10006000, sic[3]);
  217. sysbus_create_simple("pl050_mouse", 0x10007000, sic[4]);
  218. dev = qdev_new("versatile_pci");
  219. busdev = SYS_BUS_DEVICE(dev);
  220. sysbus_realize_and_unref(busdev, &error_fatal);
  221. sysbus_mmio_map(busdev, 0, 0x10001000); /* PCI controller regs */
  222. sysbus_mmio_map(busdev, 1, 0x41000000); /* PCI self-config */
  223. sysbus_mmio_map(busdev, 2, 0x42000000); /* PCI config */
  224. sysbus_mmio_map(busdev, 3, 0x43000000); /* PCI I/O */
  225. sysbus_mmio_map(busdev, 4, 0x44000000); /* PCI memory window 1 */
  226. sysbus_mmio_map(busdev, 5, 0x50000000); /* PCI memory window 2 */
  227. sysbus_mmio_map(busdev, 6, 0x60000000); /* PCI memory window 3 */
  228. sysbus_connect_irq(busdev, 0, sic[27]);
  229. sysbus_connect_irq(busdev, 1, sic[28]);
  230. sysbus_connect_irq(busdev, 2, sic[29]);
  231. sysbus_connect_irq(busdev, 3, sic[30]);
  232. pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
  233. if (qemu_find_nic_info("smc91c111", true, NULL)) {
  234. smc91c111_init(0x10010000, sic[25]);
  235. }
  236. pci_init_nic_devices(pci_bus, "rtl8139");
  237. if (machine_usb(machine)) {
  238. pci_create_simple(pci_bus, -1, "pci-ohci");
  239. }
  240. n = drive_get_max_bus(IF_SCSI);
  241. while (n >= 0) {
  242. dev = DEVICE(pci_create_simple(pci_bus, -1, "lsi53c895a"));
  243. lsi53c8xx_handle_legacy_cmdline(dev);
  244. n--;
  245. }
  246. pl011_create(0x101f1000, pic[12], serial_hd(0));
  247. pl011_create(0x101f2000, pic[13], serial_hd(1));
  248. pl011_create(0x101f3000, pic[14], serial_hd(2));
  249. pl011_create(0x10009000, sic[6], serial_hd(3));
  250. dev = qdev_new("pl080");
  251. object_property_set_link(OBJECT(dev), "downstream", OBJECT(sysmem),
  252. &error_fatal);
  253. busdev = SYS_BUS_DEVICE(dev);
  254. sysbus_realize_and_unref(busdev, &error_fatal);
  255. sysbus_mmio_map(busdev, 0, 0x10130000);
  256. sysbus_connect_irq(busdev, 0, pic[17]);
  257. sysbus_create_simple("sp804", 0x101e2000, pic[4]);
  258. sysbus_create_simple("sp804", 0x101e3000, pic[5]);
  259. sysbus_create_simple("pl061", 0x101e4000, pic[6]);
  260. sysbus_create_simple("pl061", 0x101e5000, pic[7]);
  261. sysbus_create_simple("pl061", 0x101e6000, pic[8]);
  262. sysbus_create_simple("pl061", 0x101e7000, pic[9]);
  263. /* The versatile/PB actually has a modified Color LCD controller
  264. that includes hardware cursor support from the PL111. */
  265. dev = qdev_new("pl110_versatile");
  266. object_property_set_link(OBJECT(dev), "framebuffer-memory",
  267. OBJECT(sysmem), &error_fatal);
  268. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  269. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0x10120000);
  270. sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[16]);
  271. /* Wire up the mux control signals from the SYS_CLCD register */
  272. qdev_connect_gpio_out(sysctl, 0, qdev_get_gpio_in(dev, 0));
  273. dev = sysbus_create_varargs("pl181", 0x10005000, sic[22], sic[1], NULL);
  274. dinfo = drive_get(IF_SD, 0, 0);
  275. if (dinfo) {
  276. DeviceState *card;
  277. card = qdev_new(TYPE_SD_CARD);
  278. qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo),
  279. &error_fatal);
  280. qdev_realize_and_unref(card, qdev_get_child_bus(dev, "sd-bus"),
  281. &error_fatal);
  282. }
  283. dev = sysbus_create_varargs("pl181", 0x1000b000, sic[23], sic[2], NULL);
  284. dinfo = drive_get(IF_SD, 0, 1);
  285. if (dinfo) {
  286. DeviceState *card;
  287. card = qdev_new(TYPE_SD_CARD);
  288. qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo),
  289. &error_fatal);
  290. qdev_realize_and_unref(card, qdev_get_child_bus(dev, "sd-bus"),
  291. &error_fatal);
  292. }
  293. /* Add PL031 Real Time Clock. */
  294. sysbus_create_simple("pl031", 0x101e8000, pic[10]);
  295. dev = sysbus_create_simple(TYPE_ARM_SBCON_I2C, 0x10002000, NULL);
  296. i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
  297. i2c_slave_create_simple(i2c, "ds1338", 0x68);
  298. /* Add PL041 AACI Interface to the LM4549 codec */
  299. pl041 = qdev_new("pl041");
  300. qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
  301. if (machine->audiodev) {
  302. qdev_prop_set_string(pl041, "audiodev", machine->audiodev);
  303. }
  304. sysbus_realize_and_unref(SYS_BUS_DEVICE(pl041), &error_fatal);
  305. sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
  306. sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, sic[24]);
  307. /* Memory map for Versatile/PB: */
  308. /* 0x10000000 System registers. */
  309. /* 0x10001000 PCI controller config registers. */
  310. /* 0x10002000 Serial bus interface. */
  311. /* 0x10003000 Secondary interrupt controller. */
  312. /* 0x10004000 AACI (audio). */
  313. /* 0x10005000 MMCI0. */
  314. /* 0x10006000 KMI0 (keyboard). */
  315. /* 0x10007000 KMI1 (mouse). */
  316. /* 0x10008000 Character LCD Interface. */
  317. /* 0x10009000 UART3. */
  318. /* 0x1000a000 Smart card 1. */
  319. /* 0x1000b000 MMCI1. */
  320. /* 0x10010000 Ethernet. */
  321. /* 0x10020000 USB. */
  322. /* 0x10100000 SSMC. */
  323. /* 0x10110000 MPMC. */
  324. /* 0x10120000 CLCD Controller. */
  325. /* 0x10130000 DMA Controller. */
  326. /* 0x10140000 Vectored interrupt controller. */
  327. /* 0x101d0000 AHB Monitor Interface. */
  328. /* 0x101e0000 System Controller. */
  329. /* 0x101e1000 Watchdog Interface. */
  330. /* 0x101e2000 Timer 0/1. */
  331. /* 0x101e3000 Timer 2/3. */
  332. /* 0x101e4000 GPIO port 0. */
  333. /* 0x101e5000 GPIO port 1. */
  334. /* 0x101e6000 GPIO port 2. */
  335. /* 0x101e7000 GPIO port 3. */
  336. /* 0x101e8000 RTC. */
  337. /* 0x101f0000 Smart card 0. */
  338. /* 0x101f1000 UART0. */
  339. /* 0x101f2000 UART1. */
  340. /* 0x101f3000 UART2. */
  341. /* 0x101f4000 SSPI. */
  342. /* 0x34000000 NOR Flash */
  343. dinfo = drive_get(IF_PFLASH, 0, 0);
  344. pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash",
  345. VERSATILE_FLASH_SIZE,
  346. dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
  347. VERSATILE_FLASH_SECT_SIZE,
  348. 4, 0x0089, 0x0018, 0x0000, 0x0, 0);
  349. versatile_binfo.ram_size = machine->ram_size;
  350. versatile_binfo.board_id = board_id;
  351. arm_load_kernel(cpu, machine, &versatile_binfo);
  352. }
  353. static void vpb_init(MachineState *machine)
  354. {
  355. versatile_init(machine, 0x183);
  356. }
  357. static void vab_init(MachineState *machine)
  358. {
  359. versatile_init(machine, 0x25e);
  360. }
  361. static void versatilepb_class_init(ObjectClass *oc, void *data)
  362. {
  363. MachineClass *mc = MACHINE_CLASS(oc);
  364. mc->desc = "ARM Versatile/PB (ARM926EJ-S)";
  365. mc->init = vpb_init;
  366. mc->block_default_type = IF_SCSI;
  367. mc->ignore_memory_transaction_failures = true;
  368. mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
  369. mc->default_ram_id = "versatile.ram";
  370. mc->auto_create_sdcard = true;
  371. machine_add_audiodev_property(mc);
  372. }
  373. static const TypeInfo versatilepb_type = {
  374. .name = MACHINE_TYPE_NAME("versatilepb"),
  375. .parent = TYPE_MACHINE,
  376. .class_init = versatilepb_class_init,
  377. };
  378. static void versatileab_class_init(ObjectClass *oc, void *data)
  379. {
  380. MachineClass *mc = MACHINE_CLASS(oc);
  381. mc->desc = "ARM Versatile/AB (ARM926EJ-S)";
  382. mc->init = vab_init;
  383. mc->block_default_type = IF_SCSI;
  384. mc->ignore_memory_transaction_failures = true;
  385. mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
  386. mc->default_ram_id = "versatile.ram";
  387. mc->auto_create_sdcard = true;
  388. machine_add_audiodev_property(mc);
  389. }
  390. static const TypeInfo versatileab_type = {
  391. .name = MACHINE_TYPE_NAME("versatileab"),
  392. .parent = TYPE_MACHINE,
  393. .class_init = versatileab_class_init,
  394. };
  395. static void versatile_machine_init(void)
  396. {
  397. type_register_static(&versatilepb_type);
  398. type_register_static(&versatileab_type);
  399. }
  400. type_init(versatile_machine_init)
  401. static void vpb_sic_class_init(ObjectClass *klass, void *data)
  402. {
  403. DeviceClass *dc = DEVICE_CLASS(klass);
  404. dc->vmsd = &vmstate_vpb_sic;
  405. }
  406. static const TypeInfo vpb_sic_info = {
  407. .name = TYPE_VERSATILE_PB_SIC,
  408. .parent = TYPE_SYS_BUS_DEVICE,
  409. .instance_size = sizeof(vpb_sic_state),
  410. .instance_init = vpb_sic_init,
  411. .class_init = vpb_sic_class_init,
  412. };
  413. static void versatilepb_register_types(void)
  414. {
  415. type_register_static(&vpb_sic_info);
  416. }
  417. type_init(versatilepb_register_types)