2
0

stm32f205_soc.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * STM32F205 SoC
  3. *
  4. * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qapi/error.h"
  26. #include "qemu/module.h"
  27. #include "hw/arm/boot.h"
  28. #include "exec/address-spaces.h"
  29. #include "hw/arm/stm32f205_soc.h"
  30. #include "hw/qdev-properties.h"
  31. #include "hw/qdev-clock.h"
  32. #include "system/system.h"
  33. /* At the moment only Timer 2 to 5 are modelled */
  34. static const uint32_t timer_addr[STM_NUM_TIMERS] = { 0x40000000, 0x40000400,
  35. 0x40000800, 0x40000C00 };
  36. static const uint32_t usart_addr[STM_NUM_USARTS] = { 0x40011000, 0x40004400,
  37. 0x40004800, 0x40004C00, 0x40005000, 0x40011400 };
  38. static const uint32_t adc_addr[STM_NUM_ADCS] = { 0x40012000, 0x40012100,
  39. 0x40012200 };
  40. static const uint32_t spi_addr[STM_NUM_SPIS] = { 0x40013000, 0x40003800,
  41. 0x40003C00 };
  42. static const int timer_irq[STM_NUM_TIMERS] = {28, 29, 30, 50};
  43. static const int usart_irq[STM_NUM_USARTS] = {37, 38, 39, 52, 53, 71};
  44. #define ADC_IRQ 18
  45. static const int spi_irq[STM_NUM_SPIS] = {35, 36, 51};
  46. static void stm32f205_soc_initfn(Object *obj)
  47. {
  48. STM32F205State *s = STM32F205_SOC(obj);
  49. int i;
  50. object_initialize_child(obj, "armv7m", &s->armv7m, TYPE_ARMV7M);
  51. object_initialize_child(obj, "syscfg", &s->syscfg, TYPE_STM32F2XX_SYSCFG);
  52. for (i = 0; i < STM_NUM_USARTS; i++) {
  53. object_initialize_child(obj, "usart[*]", &s->usart[i],
  54. TYPE_STM32F2XX_USART);
  55. }
  56. for (i = 0; i < STM_NUM_TIMERS; i++) {
  57. object_initialize_child(obj, "timer[*]", &s->timer[i],
  58. TYPE_STM32F2XX_TIMER);
  59. }
  60. s->adc_irqs = OR_IRQ(object_new(TYPE_OR_IRQ));
  61. for (i = 0; i < STM_NUM_ADCS; i++) {
  62. object_initialize_child(obj, "adc[*]", &s->adc[i], TYPE_STM32F2XX_ADC);
  63. }
  64. for (i = 0; i < STM_NUM_SPIS; i++) {
  65. object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_STM32F2XX_SPI);
  66. }
  67. s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0);
  68. s->refclk = qdev_init_clock_in(DEVICE(s), "refclk", NULL, NULL, 0);
  69. }
  70. static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp)
  71. {
  72. STM32F205State *s = STM32F205_SOC(dev_soc);
  73. DeviceState *dev, *armv7m;
  74. SysBusDevice *busdev;
  75. int i;
  76. MemoryRegion *system_memory = get_system_memory();
  77. /*
  78. * We use s->refclk internally and only define it with qdev_init_clock_in()
  79. * so it is correctly parented and not leaked on an init/deinit; it is not
  80. * intended as an externally exposed clock.
  81. */
  82. if (clock_has_source(s->refclk)) {
  83. error_setg(errp, "refclk clock must not be wired up by the board code");
  84. return;
  85. }
  86. if (!clock_has_source(s->sysclk)) {
  87. error_setg(errp, "sysclk clock must be wired up by the board code");
  88. return;
  89. }
  90. /*
  91. * TODO: ideally we should model the SoC RCC and its ability to
  92. * change the sysclk frequency and define different sysclk sources.
  93. */
  94. /* The refclk always runs at frequency HCLK / 8 */
  95. clock_set_mul_div(s->refclk, 8, 1);
  96. clock_set_source(s->refclk, s->sysclk);
  97. memory_region_init_rom(&s->flash, OBJECT(dev_soc), "STM32F205.flash",
  98. FLASH_SIZE, &error_fatal);
  99. memory_region_init_alias(&s->flash_alias, OBJECT(dev_soc),
  100. "STM32F205.flash.alias", &s->flash, 0, FLASH_SIZE);
  101. memory_region_add_subregion(system_memory, FLASH_BASE_ADDRESS, &s->flash);
  102. memory_region_add_subregion(system_memory, 0, &s->flash_alias);
  103. memory_region_init_ram(&s->sram, NULL, "STM32F205.sram", SRAM_SIZE,
  104. &error_fatal);
  105. memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, &s->sram);
  106. armv7m = DEVICE(&s->armv7m);
  107. qdev_prop_set_uint32(armv7m, "num-irq", 96);
  108. qdev_prop_set_uint8(armv7m, "num-prio-bits", 4);
  109. qdev_prop_set_string(armv7m, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m3"));
  110. qdev_prop_set_bit(armv7m, "enable-bitband", true);
  111. qdev_connect_clock_in(armv7m, "cpuclk", s->sysclk);
  112. qdev_connect_clock_in(armv7m, "refclk", s->refclk);
  113. object_property_set_link(OBJECT(&s->armv7m), "memory",
  114. OBJECT(get_system_memory()), &error_abort);
  115. if (!sysbus_realize(SYS_BUS_DEVICE(&s->armv7m), errp)) {
  116. return;
  117. }
  118. /* System configuration controller */
  119. dev = DEVICE(&s->syscfg);
  120. if (!sysbus_realize(SYS_BUS_DEVICE(&s->syscfg), errp)) {
  121. return;
  122. }
  123. busdev = SYS_BUS_DEVICE(dev);
  124. sysbus_mmio_map(busdev, 0, 0x40013800);
  125. /* Attach UART (uses USART registers) and USART controllers */
  126. for (i = 0; i < STM_NUM_USARTS; i++) {
  127. dev = DEVICE(&(s->usart[i]));
  128. qdev_prop_set_chr(dev, "chardev", serial_hd(i));
  129. if (!sysbus_realize(SYS_BUS_DEVICE(&s->usart[i]), errp)) {
  130. return;
  131. }
  132. busdev = SYS_BUS_DEVICE(dev);
  133. sysbus_mmio_map(busdev, 0, usart_addr[i]);
  134. sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, usart_irq[i]));
  135. }
  136. /* Timer 2 to 5 */
  137. for (i = 0; i < STM_NUM_TIMERS; i++) {
  138. dev = DEVICE(&(s->timer[i]));
  139. qdev_prop_set_uint64(dev, "clock-frequency", 1000000000);
  140. if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer[i]), errp)) {
  141. return;
  142. }
  143. busdev = SYS_BUS_DEVICE(dev);
  144. sysbus_mmio_map(busdev, 0, timer_addr[i]);
  145. sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, timer_irq[i]));
  146. }
  147. /* ADC 1 to 3 */
  148. object_property_set_int(OBJECT(s->adc_irqs), "num-lines", STM_NUM_ADCS,
  149. &error_abort);
  150. if (!qdev_realize(DEVICE(s->adc_irqs), NULL, errp)) {
  151. return;
  152. }
  153. qdev_connect_gpio_out(DEVICE(s->adc_irqs), 0,
  154. qdev_get_gpio_in(armv7m, ADC_IRQ));
  155. for (i = 0; i < STM_NUM_ADCS; i++) {
  156. dev = DEVICE(&(s->adc[i]));
  157. if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc[i]), errp)) {
  158. return;
  159. }
  160. busdev = SYS_BUS_DEVICE(dev);
  161. sysbus_mmio_map(busdev, 0, adc_addr[i]);
  162. sysbus_connect_irq(busdev, 0,
  163. qdev_get_gpio_in(DEVICE(s->adc_irqs), i));
  164. }
  165. /* SPI 1 and 2 */
  166. for (i = 0; i < STM_NUM_SPIS; i++) {
  167. dev = DEVICE(&(s->spi[i]));
  168. if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
  169. return;
  170. }
  171. busdev = SYS_BUS_DEVICE(dev);
  172. sysbus_mmio_map(busdev, 0, spi_addr[i]);
  173. sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, spi_irq[i]));
  174. }
  175. }
  176. static void stm32f205_soc_class_init(ObjectClass *klass, void *data)
  177. {
  178. DeviceClass *dc = DEVICE_CLASS(klass);
  179. dc->realize = stm32f205_soc_realize;
  180. /* No vmstate or reset required: device has no internal state */
  181. }
  182. static const TypeInfo stm32f205_soc_info = {
  183. .name = TYPE_STM32F205_SOC,
  184. .parent = TYPE_SYS_BUS_DEVICE,
  185. .instance_size = sizeof(STM32F205State),
  186. .instance_init = stm32f205_soc_initfn,
  187. .class_init = stm32f205_soc_class_init,
  188. };
  189. static void stm32f205_soc_types(void)
  190. {
  191. type_register_static(&stm32f205_soc_info);
  192. }
  193. type_init(stm32f205_soc_types)