realview.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. /*
  2. * ARM RealView Baseboard System emulation.
  3. *
  4. * Copyright (c) 2006-2007 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qapi/error.h"
  11. #include "cpu.h"
  12. #include "hw/sysbus.h"
  13. #include "hw/arm/boot.h"
  14. #include "hw/arm/primecell.h"
  15. #include "hw/core/split-irq.h"
  16. #include "hw/net/lan9118.h"
  17. #include "hw/net/smc91c111.h"
  18. #include "hw/pci/pci.h"
  19. #include "hw/qdev-core.h"
  20. #include "net/net.h"
  21. #include "system/system.h"
  22. #include "hw/boards.h"
  23. #include "hw/i2c/i2c.h"
  24. #include "qemu/error-report.h"
  25. #include "hw/char/pl011.h"
  26. #include "hw/cpu/a9mpcore.h"
  27. #include "hw/intc/realview_gic.h"
  28. #include "hw/irq.h"
  29. #include "hw/i2c/arm_sbcon_i2c.h"
  30. #include "hw/sd/sd.h"
  31. #include "audio/audio.h"
  32. #include "target/arm/cpu-qom.h"
  33. #define SMP_BOOT_ADDR 0xe0000000
  34. #define SMP_BOOTREG_ADDR 0x10000030
  35. #define GIC_EXT_IRQS 64 /* Realview PBX-A9 development board */
  36. /* Board init. */
  37. static struct arm_boot_info realview_binfo = {
  38. .smp_loader_start = SMP_BOOT_ADDR,
  39. .smp_bootreg_addr = SMP_BOOTREG_ADDR,
  40. };
  41. /* The following two lists must be consistent. */
  42. enum realview_board_type {
  43. BOARD_EB,
  44. BOARD_EB_MPCORE,
  45. BOARD_PB_A8,
  46. BOARD_PBX_A9,
  47. };
  48. static const int realview_board_id[] = {
  49. 0x33b,
  50. 0x33b,
  51. 0x769,
  52. 0x76d
  53. };
  54. static void split_irq_from_named(DeviceState *src, const char* outname,
  55. qemu_irq out1, qemu_irq out2) {
  56. DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ);
  57. qdev_prop_set_uint32(splitter, "num-lines", 2);
  58. qdev_realize_and_unref(splitter, NULL, &error_fatal);
  59. qdev_connect_gpio_out(splitter, 0, out1);
  60. qdev_connect_gpio_out(splitter, 1, out2);
  61. qdev_connect_gpio_out_named(src, outname, 0,
  62. qdev_get_gpio_in(splitter, 0));
  63. }
  64. static void realview_init(MachineState *machine,
  65. enum realview_board_type board_type)
  66. {
  67. ARMCPU *cpu = NULL;
  68. CPUARMState *env;
  69. MemoryRegion *sysmem = get_system_memory();
  70. MemoryRegion *ram_lo;
  71. MemoryRegion *ram_hi = g_new(MemoryRegion, 1);
  72. MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
  73. MemoryRegion *ram_hack = g_new(MemoryRegion, 1);
  74. DeviceState *dev, *sysctl, *gpio2, *pl041;
  75. SysBusDevice *busdev;
  76. qemu_irq pic[64];
  77. PCIBus *pci_bus = NULL;
  78. DriveInfo *dinfo;
  79. I2CBus *i2c;
  80. int n;
  81. unsigned int smp_cpus = machine->smp.cpus;
  82. qemu_irq cpu_irq[4];
  83. int is_mpcore = 0;
  84. int is_pb = 0;
  85. uint32_t proc_id = 0;
  86. uint32_t sys_id;
  87. ram_addr_t low_ram_size;
  88. ram_addr_t ram_size = machine->ram_size;
  89. hwaddr periphbase = 0;
  90. switch (board_type) {
  91. case BOARD_EB:
  92. break;
  93. case BOARD_EB_MPCORE:
  94. is_mpcore = 1;
  95. periphbase = 0x10100000;
  96. break;
  97. case BOARD_PB_A8:
  98. is_pb = 1;
  99. break;
  100. case BOARD_PBX_A9:
  101. is_mpcore = 1;
  102. is_pb = 1;
  103. periphbase = 0x1f000000;
  104. break;
  105. }
  106. for (n = 0; n < smp_cpus; n++) {
  107. Object *cpuobj = object_new(machine->cpu_type);
  108. /* By default A9,A15 and ARM1176 CPUs have EL3 enabled. This board
  109. * does not currently support EL3 so the CPU EL3 property is disabled
  110. * before realization.
  111. */
  112. if (object_property_find(cpuobj, "has_el3")) {
  113. object_property_set_bool(cpuobj, "has_el3", false, &error_fatal);
  114. }
  115. if (is_pb && is_mpcore) {
  116. object_property_set_int(cpuobj, "reset-cbar", periphbase,
  117. &error_fatal);
  118. }
  119. qdev_realize(DEVICE(cpuobj), NULL, &error_fatal);
  120. cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ);
  121. }
  122. cpu = ARM_CPU(first_cpu);
  123. env = &cpu->env;
  124. if (arm_feature(env, ARM_FEATURE_V7)) {
  125. if (is_mpcore) {
  126. proc_id = 0x0c000000;
  127. } else {
  128. proc_id = 0x0e000000;
  129. }
  130. } else if (arm_feature(env, ARM_FEATURE_V6K)) {
  131. proc_id = 0x06000000;
  132. } else if (arm_feature(env, ARM_FEATURE_V6)) {
  133. proc_id = 0x04000000;
  134. } else {
  135. proc_id = 0x02000000;
  136. }
  137. if (is_pb && ram_size > 0x20000000) {
  138. /* Core tile RAM. */
  139. ram_lo = g_new(MemoryRegion, 1);
  140. low_ram_size = ram_size - 0x20000000;
  141. ram_size = 0x20000000;
  142. memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size,
  143. &error_fatal);
  144. memory_region_add_subregion(sysmem, 0x20000000, ram_lo);
  145. }
  146. memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size,
  147. &error_fatal);
  148. low_ram_size = ram_size;
  149. if (low_ram_size > 0x10000000)
  150. low_ram_size = 0x10000000;
  151. /* SDRAM at address zero. */
  152. memory_region_init_alias(ram_alias, NULL, "realview.alias",
  153. ram_hi, 0, low_ram_size);
  154. memory_region_add_subregion(sysmem, 0, ram_alias);
  155. if (is_pb) {
  156. /* And again at a high address. */
  157. memory_region_add_subregion(sysmem, 0x70000000, ram_hi);
  158. } else {
  159. ram_size = low_ram_size;
  160. }
  161. sys_id = is_pb ? 0x01780500 : 0xc1400400;
  162. sysctl = qdev_new("realview_sysctl");
  163. qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
  164. qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
  165. sysbus_realize_and_unref(SYS_BUS_DEVICE(sysctl), &error_fatal);
  166. sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
  167. if (is_mpcore) {
  168. if (is_pb) {
  169. dev = qdev_new(TYPE_A9MPCORE_PRIV);
  170. qdev_prop_set_uint32(dev, "num-irq", GIC_EXT_IRQS + GIC_INTERNAL);
  171. } else {
  172. dev = qdev_new("realview_mpcore");
  173. }
  174. qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
  175. busdev = SYS_BUS_DEVICE(dev);
  176. sysbus_realize_and_unref(busdev, &error_fatal);
  177. sysbus_mmio_map(busdev, 0, periphbase);
  178. for (n = 0; n < smp_cpus; n++) {
  179. sysbus_connect_irq(busdev, n, cpu_irq[n]);
  180. }
  181. sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL);
  182. /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */
  183. realview_binfo.gic_cpu_if_addr = periphbase + 0x100;
  184. } else {
  185. uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000;
  186. /* For now just create the nIRQ GIC, and ignore the others. */
  187. dev = sysbus_create_simple(TYPE_REALVIEW_GIC, gic_addr, cpu_irq[0]);
  188. }
  189. for (n = 0; n < GIC_EXT_IRQS; n++) {
  190. pic[n] = qdev_get_gpio_in(dev, n);
  191. }
  192. pl041 = qdev_new("pl041");
  193. qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
  194. if (machine->audiodev) {
  195. qdev_prop_set_string(pl041, "audiodev", machine->audiodev);
  196. }
  197. sysbus_realize_and_unref(SYS_BUS_DEVICE(pl041), &error_fatal);
  198. sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
  199. sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]);
  200. sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]);
  201. sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]);
  202. pl011_create(0x10009000, pic[12], serial_hd(0));
  203. pl011_create(0x1000a000, pic[13], serial_hd(1));
  204. pl011_create(0x1000b000, pic[14], serial_hd(2));
  205. pl011_create(0x1000c000, pic[15], serial_hd(3));
  206. /* DMA controller is optional, apparently. */
  207. dev = qdev_new("pl081");
  208. object_property_set_link(OBJECT(dev), "downstream", OBJECT(sysmem),
  209. &error_fatal);
  210. busdev = SYS_BUS_DEVICE(dev);
  211. sysbus_realize_and_unref(busdev, &error_fatal);
  212. sysbus_mmio_map(busdev, 0, 0x10030000);
  213. sysbus_connect_irq(busdev, 0, pic[24]);
  214. sysbus_create_simple("sp804", 0x10011000, pic[4]);
  215. sysbus_create_simple("sp804", 0x10012000, pic[5]);
  216. sysbus_create_simple("pl061", 0x10013000, pic[6]);
  217. sysbus_create_simple("pl061", 0x10014000, pic[7]);
  218. gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]);
  219. dev = qdev_new("pl111");
  220. object_property_set_link(OBJECT(dev), "framebuffer-memory",
  221. OBJECT(sysmem), &error_fatal);
  222. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  223. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0x10020000);
  224. sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[23]);
  225. dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL);
  226. /* Wire up MMC card detect and read-only signals. These have
  227. * to go to both the PL061 GPIO and the sysctl register.
  228. * Note that the PL181 orders these lines (readonly,inserted)
  229. * and the PL061 has them the other way about. Also the card
  230. * detect line is inverted.
  231. */
  232. split_irq_from_named(dev, "card-read-only",
  233. qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
  234. qdev_get_gpio_in(gpio2, 1));
  235. split_irq_from_named(dev, "card-inserted",
  236. qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
  237. qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
  238. dinfo = drive_get(IF_SD, 0, 0);
  239. if (dinfo) {
  240. DeviceState *card;
  241. card = qdev_new(TYPE_SD_CARD);
  242. qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo),
  243. &error_fatal);
  244. qdev_realize_and_unref(card, qdev_get_child_bus(dev, "sd-bus"),
  245. &error_fatal);
  246. }
  247. sysbus_create_simple("pl031", 0x10017000, pic[10]);
  248. if (!is_pb) {
  249. dev = qdev_new("realview_pci");
  250. busdev = SYS_BUS_DEVICE(dev);
  251. sysbus_realize_and_unref(busdev, &error_fatal);
  252. sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */
  253. sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */
  254. sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */
  255. sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */
  256. sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */
  257. sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */
  258. sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */
  259. sysbus_connect_irq(busdev, 0, pic[48]);
  260. sysbus_connect_irq(busdev, 1, pic[49]);
  261. sysbus_connect_irq(busdev, 2, pic[50]);
  262. sysbus_connect_irq(busdev, 3, pic[51]);
  263. pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
  264. if (machine_usb(machine)) {
  265. pci_create_simple(pci_bus, -1, "pci-ohci");
  266. }
  267. n = drive_get_max_bus(IF_SCSI);
  268. while (n >= 0) {
  269. dev = DEVICE(pci_create_simple(pci_bus, -1, "lsi53c895a"));
  270. lsi53c8xx_handle_legacy_cmdline(dev);
  271. n--;
  272. }
  273. }
  274. if (qemu_find_nic_info(is_pb ? "lan9118" : "smc91c111", true, NULL)) {
  275. if (is_pb) {
  276. lan9118_init(0x4e000000, pic[28]);
  277. } else {
  278. smc91c111_init(0x4e000000, pic[28]);
  279. }
  280. }
  281. if (pci_bus) {
  282. pci_init_nic_devices(pci_bus, "rtl8139");
  283. }
  284. dev = sysbus_create_simple(TYPE_ARM_SBCON_I2C, 0x10002000, NULL);
  285. i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
  286. i2c_slave_create_simple(i2c, "ds1338", 0x68);
  287. /* Memory map for RealView Emulation Baseboard: */
  288. /* 0x10000000 System registers. */
  289. /* 0x10001000 System controller. */
  290. /* 0x10002000 Two-Wire Serial Bus. */
  291. /* 0x10003000 Reserved. */
  292. /* 0x10004000 AACI. */
  293. /* 0x10005000 MCI. */
  294. /* 0x10006000 KMI0. */
  295. /* 0x10007000 KMI1. */
  296. /* 0x10008000 Character LCD. (EB) */
  297. /* 0x10009000 UART0. */
  298. /* 0x1000a000 UART1. */
  299. /* 0x1000b000 UART2. */
  300. /* 0x1000c000 UART3. */
  301. /* 0x1000d000 SSPI. */
  302. /* 0x1000e000 SCI. */
  303. /* 0x1000f000 Reserved. */
  304. /* 0x10010000 Watchdog. */
  305. /* 0x10011000 Timer 0+1. */
  306. /* 0x10012000 Timer 2+3. */
  307. /* 0x10013000 GPIO 0. */
  308. /* 0x10014000 GPIO 1. */
  309. /* 0x10015000 GPIO 2. */
  310. /* 0x10002000 Two-Wire Serial Bus - DVI. (PB) */
  311. /* 0x10017000 RTC. */
  312. /* 0x10018000 DMC. */
  313. /* 0x10019000 PCI controller config. */
  314. /* 0x10020000 CLCD. */
  315. /* 0x10030000 DMA Controller. */
  316. /* 0x10040000 GIC1. (EB) */
  317. /* 0x10050000 GIC2. (EB) */
  318. /* 0x10060000 GIC3. (EB) */
  319. /* 0x10070000 GIC4. (EB) */
  320. /* 0x10080000 SMC. */
  321. /* 0x1e000000 GIC1. (PB) */
  322. /* 0x1e001000 GIC2. (PB) */
  323. /* 0x1e002000 GIC3. (PB) */
  324. /* 0x1e003000 GIC4. (PB) */
  325. /* 0x40000000 NOR flash. */
  326. /* 0x44000000 DoC flash. */
  327. /* 0x48000000 SRAM. */
  328. /* 0x4c000000 Configuration flash. */
  329. /* 0x4e000000 Ethernet. */
  330. /* 0x4f000000 USB. */
  331. /* 0x50000000 PISMO. */
  332. /* 0x54000000 PISMO. */
  333. /* 0x58000000 PISMO. */
  334. /* 0x5c000000 PISMO. */
  335. /* 0x60000000 PCI. */
  336. /* 0x60000000 PCI Self Config. */
  337. /* 0x61000000 PCI Config. */
  338. /* 0x62000000 PCI IO. */
  339. /* 0x63000000 PCI mem 0. */
  340. /* 0x64000000 PCI mem 1. */
  341. /* 0x68000000 PCI mem 2. */
  342. /* ??? Hack to map an additional page of ram for the secondary CPU
  343. startup code. I guess this works on real hardware because the
  344. BootROM happens to be in ROM/flash or in memory that isn't clobbered
  345. until after Linux boots the secondary CPUs. */
  346. memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000,
  347. &error_fatal);
  348. memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack);
  349. realview_binfo.ram_size = ram_size;
  350. realview_binfo.board_id = realview_board_id[board_type];
  351. realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0);
  352. arm_load_kernel(cpu, machine, &realview_binfo);
  353. }
  354. static void realview_eb_init(MachineState *machine)
  355. {
  356. realview_init(machine, BOARD_EB);
  357. }
  358. static void realview_eb_mpcore_init(MachineState *machine)
  359. {
  360. realview_init(machine, BOARD_EB_MPCORE);
  361. }
  362. static void realview_pb_a8_init(MachineState *machine)
  363. {
  364. realview_init(machine, BOARD_PB_A8);
  365. }
  366. static void realview_pbx_a9_init(MachineState *machine)
  367. {
  368. realview_init(machine, BOARD_PBX_A9);
  369. }
  370. static void realview_eb_class_init(ObjectClass *oc, void *data)
  371. {
  372. MachineClass *mc = MACHINE_CLASS(oc);
  373. mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)";
  374. mc->init = realview_eb_init;
  375. mc->block_default_type = IF_SCSI;
  376. mc->ignore_memory_transaction_failures = true;
  377. mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
  378. mc->auto_create_sdcard = true;
  379. machine_add_audiodev_property(mc);
  380. }
  381. static const TypeInfo realview_eb_type = {
  382. .name = MACHINE_TYPE_NAME("realview-eb"),
  383. .parent = TYPE_MACHINE,
  384. .class_init = realview_eb_class_init,
  385. };
  386. static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data)
  387. {
  388. MachineClass *mc = MACHINE_CLASS(oc);
  389. mc->desc = "ARM RealView Emulation Baseboard (ARM11MPCore)";
  390. mc->init = realview_eb_mpcore_init;
  391. mc->block_default_type = IF_SCSI;
  392. mc->max_cpus = 4;
  393. mc->ignore_memory_transaction_failures = true;
  394. mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm11mpcore");
  395. mc->auto_create_sdcard = true;
  396. machine_add_audiodev_property(mc);
  397. }
  398. static const TypeInfo realview_eb_mpcore_type = {
  399. .name = MACHINE_TYPE_NAME("realview-eb-mpcore"),
  400. .parent = TYPE_MACHINE,
  401. .class_init = realview_eb_mpcore_class_init,
  402. };
  403. static void realview_pb_a8_class_init(ObjectClass *oc, void *data)
  404. {
  405. MachineClass *mc = MACHINE_CLASS(oc);
  406. mc->desc = "ARM RealView Platform Baseboard for Cortex-A8";
  407. mc->init = realview_pb_a8_init;
  408. mc->ignore_memory_transaction_failures = true;
  409. mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a8");
  410. mc->auto_create_sdcard = true;
  411. machine_add_audiodev_property(mc);
  412. }
  413. static const TypeInfo realview_pb_a8_type = {
  414. .name = MACHINE_TYPE_NAME("realview-pb-a8"),
  415. .parent = TYPE_MACHINE,
  416. .class_init = realview_pb_a8_class_init,
  417. };
  418. static void realview_pbx_a9_class_init(ObjectClass *oc, void *data)
  419. {
  420. MachineClass *mc = MACHINE_CLASS(oc);
  421. mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9";
  422. mc->init = realview_pbx_a9_init;
  423. mc->max_cpus = 4;
  424. mc->ignore_memory_transaction_failures = true;
  425. mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
  426. mc->auto_create_sdcard = true;
  427. machine_add_audiodev_property(mc);
  428. }
  429. static const TypeInfo realview_pbx_a9_type = {
  430. .name = MACHINE_TYPE_NAME("realview-pbx-a9"),
  431. .parent = TYPE_MACHINE,
  432. .class_init = realview_pbx_a9_class_init,
  433. };
  434. static void realview_machine_init(void)
  435. {
  436. type_register_static(&realview_eb_type);
  437. type_register_static(&realview_eb_mpcore_type);
  438. type_register_static(&realview_pb_a8_type);
  439. type_register_static(&realview_pbx_a9_type);
  440. }
  441. type_init(realview_machine_init)