imx8mp-evk.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * NXP i.MX 8M Plus Evaluation Kit System Emulation
  3. *
  4. * Copyright (c) 2024, Bernhard Beschow <shentey@gmail.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0-or-later
  7. */
  8. #include "qemu/osdep.h"
  9. #include "exec/address-spaces.h"
  10. #include "hw/arm/boot.h"
  11. #include "hw/arm/fsl-imx8mp.h"
  12. #include "hw/boards.h"
  13. #include "hw/qdev-properties.h"
  14. #include "system/qtest.h"
  15. #include "qemu/error-report.h"
  16. #include "qapi/error.h"
  17. #include <libfdt.h>
  18. static void imx8mp_evk_modify_dtb(const struct arm_boot_info *info, void *fdt)
  19. {
  20. int i, offset;
  21. /* Temporarily disable following nodes until they are implemented */
  22. const char *nodes_to_remove[] = {
  23. "nxp,imx8mp-fspi",
  24. };
  25. for (i = 0; i < ARRAY_SIZE(nodes_to_remove); i++) {
  26. const char *dev_str = nodes_to_remove[i];
  27. offset = fdt_node_offset_by_compatible(fdt, -1, dev_str);
  28. while (offset >= 0) {
  29. fdt_nop_node(fdt, offset);
  30. offset = fdt_node_offset_by_compatible(fdt, offset, dev_str);
  31. }
  32. }
  33. /* Remove cpu-idle-states property from CPU nodes */
  34. offset = fdt_node_offset_by_compatible(fdt, -1, "arm,cortex-a53");
  35. while (offset >= 0) {
  36. fdt_nop_property(fdt, offset, "cpu-idle-states");
  37. offset = fdt_node_offset_by_compatible(fdt, offset, "arm,cortex-a53");
  38. }
  39. }
  40. static void imx8mp_evk_init(MachineState *machine)
  41. {
  42. static struct arm_boot_info boot_info;
  43. FslImx8mpState *s;
  44. if (machine->ram_size > FSL_IMX8MP_RAM_SIZE_MAX) {
  45. error_report("RAM size " RAM_ADDR_FMT " above max supported (%08" PRIx64 ")",
  46. machine->ram_size, FSL_IMX8MP_RAM_SIZE_MAX);
  47. exit(1);
  48. }
  49. boot_info = (struct arm_boot_info) {
  50. .loader_start = FSL_IMX8MP_RAM_START,
  51. .board_id = -1,
  52. .ram_size = machine->ram_size,
  53. .psci_conduit = QEMU_PSCI_CONDUIT_SMC,
  54. .modify_dtb = imx8mp_evk_modify_dtb,
  55. };
  56. s = FSL_IMX8MP(object_new(TYPE_FSL_IMX8MP));
  57. object_property_add_child(OBJECT(machine), "soc", OBJECT(s));
  58. object_property_set_uint(OBJECT(s), "fec1-phy-num", 1, &error_fatal);
  59. sysbus_realize_and_unref(SYS_BUS_DEVICE(s), &error_fatal);
  60. memory_region_add_subregion(get_system_memory(), FSL_IMX8MP_RAM_START,
  61. machine->ram);
  62. for (int i = 0; i < FSL_IMX8MP_NUM_USDHCS; i++) {
  63. BusState *bus;
  64. DeviceState *carddev;
  65. BlockBackend *blk;
  66. DriveInfo *di = drive_get(IF_SD, i, 0);
  67. if (!di) {
  68. continue;
  69. }
  70. blk = blk_by_legacy_dinfo(di);
  71. bus = qdev_get_child_bus(DEVICE(&s->usdhc[i]), "sd-bus");
  72. carddev = qdev_new(TYPE_SD_CARD);
  73. qdev_prop_set_drive_err(carddev, "drive", blk, &error_fatal);
  74. qdev_realize_and_unref(carddev, bus, &error_fatal);
  75. }
  76. if (!qtest_enabled()) {
  77. arm_load_kernel(&s->cpu[0], machine, &boot_info);
  78. }
  79. }
  80. static void imx8mp_evk_machine_init(MachineClass *mc)
  81. {
  82. mc->desc = "NXP i.MX 8M Plus EVK Board";
  83. mc->init = imx8mp_evk_init;
  84. mc->max_cpus = FSL_IMX8MP_NUM_CPUS;
  85. mc->default_ram_id = "imx8mp-evk.ram";
  86. }
  87. DEFINE_MACHINE("imx8mp-evk", imx8mp_evk_machine_init)