fsl-imx6ul.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741
  1. /*
  2. * Copyright (c) 2018 Jean-Christophe Dubois <jcd@tribudubois.net>
  3. *
  4. * i.MX6UL SOC emulation.
  5. *
  6. * Based on hw/arm/fsl-imx7.c
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include "qemu/osdep.h"
  19. #include "qapi/error.h"
  20. #include "hw/arm/fsl-imx6ul.h"
  21. #include "hw/misc/unimp.h"
  22. #include "hw/usb/imx-usb-phy.h"
  23. #include "hw/boards.h"
  24. #include "system/system.h"
  25. #include "qemu/error-report.h"
  26. #include "qemu/module.h"
  27. #include "target/arm/cpu-qom.h"
  28. #define NAME_SIZE 20
  29. static void fsl_imx6ul_init(Object *obj)
  30. {
  31. FslIMX6ULState *s = FSL_IMX6UL(obj);
  32. char name[NAME_SIZE];
  33. int i;
  34. object_initialize_child(obj, "cpu0", &s->cpu,
  35. ARM_CPU_TYPE_NAME("cortex-a7"));
  36. /*
  37. * A7MPCORE
  38. */
  39. object_initialize_child(obj, "a7mpcore", &s->a7mpcore,
  40. TYPE_A15MPCORE_PRIV);
  41. /*
  42. * CCM
  43. */
  44. object_initialize_child(obj, "ccm", &s->ccm, TYPE_IMX6UL_CCM);
  45. /*
  46. * SRC
  47. */
  48. object_initialize_child(obj, "src", &s->src, TYPE_IMX6_SRC);
  49. /*
  50. * GPCv2
  51. */
  52. object_initialize_child(obj, "gpcv2", &s->gpcv2, TYPE_IMX_GPCV2);
  53. /*
  54. * SNVS
  55. */
  56. object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS);
  57. /*
  58. * GPIOs
  59. */
  60. for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) {
  61. snprintf(name, NAME_SIZE, "gpio%d", i);
  62. object_initialize_child(obj, name, &s->gpio[i], TYPE_IMX_GPIO);
  63. }
  64. /*
  65. * GPTs
  66. */
  67. for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) {
  68. snprintf(name, NAME_SIZE, "gpt%d", i);
  69. object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX6UL_GPT);
  70. }
  71. /*
  72. * EPITs
  73. */
  74. for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) {
  75. snprintf(name, NAME_SIZE, "epit%d", i + 1);
  76. object_initialize_child(obj, name, &s->epit[i], TYPE_IMX_EPIT);
  77. }
  78. /*
  79. * eCSPIs
  80. */
  81. for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) {
  82. snprintf(name, NAME_SIZE, "spi%d", i + 1);
  83. object_initialize_child(obj, name, &s->spi[i], TYPE_IMX_SPI);
  84. }
  85. /*
  86. * I2Cs
  87. */
  88. for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) {
  89. snprintf(name, NAME_SIZE, "i2c%d", i + 1);
  90. object_initialize_child(obj, name, &s->i2c[i], TYPE_IMX_I2C);
  91. }
  92. /*
  93. * UARTs
  94. */
  95. for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) {
  96. snprintf(name, NAME_SIZE, "uart%d", i);
  97. object_initialize_child(obj, name, &s->uart[i], TYPE_IMX_SERIAL);
  98. }
  99. /*
  100. * Ethernets
  101. */
  102. for (i = 0; i < FSL_IMX6UL_NUM_ETHS; i++) {
  103. snprintf(name, NAME_SIZE, "eth%d", i);
  104. object_initialize_child(obj, name, &s->eth[i], TYPE_IMX_ENET);
  105. }
  106. /*
  107. * USB PHYs
  108. */
  109. for (i = 0; i < FSL_IMX6UL_NUM_USB_PHYS; i++) {
  110. snprintf(name, NAME_SIZE, "usbphy%d", i);
  111. object_initialize_child(obj, name, &s->usbphy[i], TYPE_IMX_USBPHY);
  112. }
  113. /*
  114. * USBs
  115. */
  116. for (i = 0; i < FSL_IMX6UL_NUM_USBS; i++) {
  117. snprintf(name, NAME_SIZE, "usb%d", i);
  118. object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA);
  119. }
  120. /*
  121. * SDHCIs
  122. */
  123. for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) {
  124. snprintf(name, NAME_SIZE, "usdhc%d", i);
  125. object_initialize_child(obj, name, &s->usdhc[i], TYPE_IMX_USDHC);
  126. }
  127. /*
  128. * Watchdogs
  129. */
  130. for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) {
  131. snprintf(name, NAME_SIZE, "wdt%d", i);
  132. object_initialize_child(obj, name, &s->wdt[i], TYPE_IMX2_WDT);
  133. }
  134. }
  135. static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
  136. {
  137. MachineState *ms = MACHINE(qdev_get_machine());
  138. FslIMX6ULState *s = FSL_IMX6UL(dev);
  139. DeviceState *mpcore = DEVICE(&s->a7mpcore);
  140. int i;
  141. char name[NAME_SIZE];
  142. DeviceState *gic;
  143. SysBusDevice *gicsbd;
  144. DeviceState *cpu;
  145. if (ms->smp.cpus > 1) {
  146. error_setg(errp, "%s: Only a single CPU is supported (%d requested)",
  147. TYPE_FSL_IMX6UL, ms->smp.cpus);
  148. return;
  149. }
  150. qdev_realize(DEVICE(&s->cpu), NULL, &error_abort);
  151. /*
  152. * A7MPCORE
  153. */
  154. object_property_set_int(OBJECT(mpcore), "num-cpu", 1, &error_abort);
  155. object_property_set_int(OBJECT(mpcore), "num-irq",
  156. FSL_IMX6UL_MAX_IRQ + GIC_INTERNAL, &error_abort);
  157. sysbus_realize(SYS_BUS_DEVICE(mpcore), &error_abort);
  158. sysbus_mmio_map(SYS_BUS_DEVICE(mpcore), 0, FSL_IMX6UL_A7MPCORE_ADDR);
  159. gic = mpcore;
  160. gicsbd = SYS_BUS_DEVICE(gic);
  161. cpu = DEVICE(&s->cpu);
  162. sysbus_connect_irq(gicsbd, 0, qdev_get_gpio_in(cpu, ARM_CPU_IRQ));
  163. sysbus_connect_irq(gicsbd, 1, qdev_get_gpio_in(cpu, ARM_CPU_FIQ));
  164. sysbus_connect_irq(gicsbd, 2, qdev_get_gpio_in(cpu, ARM_CPU_VIRQ));
  165. sysbus_connect_irq(gicsbd, 3, qdev_get_gpio_in(cpu, ARM_CPU_VFIQ));
  166. /*
  167. * A7MPCORE DAP
  168. */
  169. create_unimplemented_device("a7mpcore-dap", FSL_IMX6UL_A7MPCORE_DAP_ADDR,
  170. FSL_IMX6UL_A7MPCORE_DAP_SIZE);
  171. /*
  172. * MMDC
  173. */
  174. create_unimplemented_device("a7mpcore-mmdc", FSL_IMX6UL_MMDC_CFG_ADDR,
  175. FSL_IMX6UL_MMDC_CFG_SIZE);
  176. /*
  177. * OCOTP
  178. */
  179. create_unimplemented_device("a7mpcore-ocotp", FSL_IMX6UL_OCOTP_CTRL_ADDR,
  180. FSL_IMX6UL_OCOTP_CTRL_SIZE);
  181. /*
  182. * QSPI
  183. */
  184. create_unimplemented_device("a7mpcore-qspi", FSL_IMX6UL_QSPI_ADDR,
  185. FSL_IMX6UL_QSPI_SIZE);
  186. /*
  187. * CAAM
  188. */
  189. create_unimplemented_device("a7mpcore-qspi", FSL_IMX6UL_CAAM_ADDR,
  190. FSL_IMX6UL_CAAM_SIZE);
  191. /*
  192. * USBMISC
  193. */
  194. create_unimplemented_device("a7mpcore-usbmisc", FSL_IMX6UL_USBO2_USBMISC_ADDR,
  195. FSL_IMX6UL_USBO2_USBMISC_SIZE);
  196. /*
  197. * GPTs
  198. */
  199. for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) {
  200. static const hwaddr FSL_IMX6UL_GPTn_ADDR[FSL_IMX6UL_NUM_GPTS] = {
  201. FSL_IMX6UL_GPT1_ADDR,
  202. FSL_IMX6UL_GPT2_ADDR,
  203. };
  204. static const int FSL_IMX6UL_GPTn_IRQ[FSL_IMX6UL_NUM_GPTS] = {
  205. FSL_IMX6UL_GPT1_IRQ,
  206. FSL_IMX6UL_GPT2_IRQ,
  207. };
  208. s->gpt[i].ccm = IMX_CCM(&s->ccm);
  209. sysbus_realize(SYS_BUS_DEVICE(&s->gpt[i]), &error_abort);
  210. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0,
  211. FSL_IMX6UL_GPTn_ADDR[i]);
  212. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0,
  213. qdev_get_gpio_in(gic, FSL_IMX6UL_GPTn_IRQ[i]));
  214. }
  215. /*
  216. * EPITs
  217. */
  218. for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) {
  219. static const hwaddr FSL_IMX6UL_EPITn_ADDR[FSL_IMX6UL_NUM_EPITS] = {
  220. FSL_IMX6UL_EPIT1_ADDR,
  221. FSL_IMX6UL_EPIT2_ADDR,
  222. };
  223. static const int FSL_IMX6UL_EPITn_IRQ[FSL_IMX6UL_NUM_EPITS] = {
  224. FSL_IMX6UL_EPIT1_IRQ,
  225. FSL_IMX6UL_EPIT2_IRQ,
  226. };
  227. s->epit[i].ccm = IMX_CCM(&s->ccm);
  228. sysbus_realize(SYS_BUS_DEVICE(&s->epit[i]), &error_abort);
  229. sysbus_mmio_map(SYS_BUS_DEVICE(&s->epit[i]), 0,
  230. FSL_IMX6UL_EPITn_ADDR[i]);
  231. sysbus_connect_irq(SYS_BUS_DEVICE(&s->epit[i]), 0,
  232. qdev_get_gpio_in(gic, FSL_IMX6UL_EPITn_IRQ[i]));
  233. }
  234. /*
  235. * GPIOs
  236. */
  237. for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) {
  238. static const hwaddr FSL_IMX6UL_GPIOn_ADDR[FSL_IMX6UL_NUM_GPIOS] = {
  239. FSL_IMX6UL_GPIO1_ADDR,
  240. FSL_IMX6UL_GPIO2_ADDR,
  241. FSL_IMX6UL_GPIO3_ADDR,
  242. FSL_IMX6UL_GPIO4_ADDR,
  243. FSL_IMX6UL_GPIO5_ADDR,
  244. };
  245. static const int FSL_IMX6UL_GPIOn_LOW_IRQ[FSL_IMX6UL_NUM_GPIOS] = {
  246. FSL_IMX6UL_GPIO1_LOW_IRQ,
  247. FSL_IMX6UL_GPIO2_LOW_IRQ,
  248. FSL_IMX6UL_GPIO3_LOW_IRQ,
  249. FSL_IMX6UL_GPIO4_LOW_IRQ,
  250. FSL_IMX6UL_GPIO5_LOW_IRQ,
  251. };
  252. static const int FSL_IMX6UL_GPIOn_HIGH_IRQ[FSL_IMX6UL_NUM_GPIOS] = {
  253. FSL_IMX6UL_GPIO1_HIGH_IRQ,
  254. FSL_IMX6UL_GPIO2_HIGH_IRQ,
  255. FSL_IMX6UL_GPIO3_HIGH_IRQ,
  256. FSL_IMX6UL_GPIO4_HIGH_IRQ,
  257. FSL_IMX6UL_GPIO5_HIGH_IRQ,
  258. };
  259. sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), &error_abort);
  260. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0,
  261. FSL_IMX6UL_GPIOn_ADDR[i]);
  262. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0,
  263. qdev_get_gpio_in(gic, FSL_IMX6UL_GPIOn_LOW_IRQ[i]));
  264. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 1,
  265. qdev_get_gpio_in(gic, FSL_IMX6UL_GPIOn_HIGH_IRQ[i]));
  266. }
  267. /*
  268. * IOMUXC
  269. */
  270. create_unimplemented_device("iomuxc", FSL_IMX6UL_IOMUXC_ADDR,
  271. FSL_IMX6UL_IOMUXC_SIZE);
  272. create_unimplemented_device("iomuxc_gpr", FSL_IMX6UL_IOMUXC_GPR_ADDR,
  273. FSL_IMX6UL_IOMUXC_GPR_SIZE);
  274. /*
  275. * CCM
  276. */
  277. sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_abort);
  278. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX6UL_CCM_ADDR);
  279. /*
  280. * SRC
  281. */
  282. sysbus_realize(SYS_BUS_DEVICE(&s->src), &error_abort);
  283. sysbus_mmio_map(SYS_BUS_DEVICE(&s->src), 0, FSL_IMX6UL_SRC_ADDR);
  284. /*
  285. * GPCv2
  286. */
  287. sysbus_realize(SYS_BUS_DEVICE(&s->gpcv2), &error_abort);
  288. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX6UL_GPC_ADDR);
  289. /*
  290. * ECSPIs
  291. */
  292. for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) {
  293. static const hwaddr FSL_IMX6UL_SPIn_ADDR[FSL_IMX6UL_NUM_ECSPIS] = {
  294. FSL_IMX6UL_ECSPI1_ADDR,
  295. FSL_IMX6UL_ECSPI2_ADDR,
  296. FSL_IMX6UL_ECSPI3_ADDR,
  297. FSL_IMX6UL_ECSPI4_ADDR,
  298. };
  299. static const int FSL_IMX6UL_SPIn_IRQ[FSL_IMX6UL_NUM_ECSPIS] = {
  300. FSL_IMX6UL_ECSPI1_IRQ,
  301. FSL_IMX6UL_ECSPI2_IRQ,
  302. FSL_IMX6UL_ECSPI3_IRQ,
  303. FSL_IMX6UL_ECSPI4_IRQ,
  304. };
  305. /* Initialize the SPI */
  306. sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), &error_abort);
  307. sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0,
  308. FSL_IMX6UL_SPIn_ADDR[i]);
  309. sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
  310. qdev_get_gpio_in(gic, FSL_IMX6UL_SPIn_IRQ[i]));
  311. }
  312. /*
  313. * I2Cs
  314. */
  315. for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) {
  316. static const hwaddr FSL_IMX6UL_I2Cn_ADDR[FSL_IMX6UL_NUM_I2CS] = {
  317. FSL_IMX6UL_I2C1_ADDR,
  318. FSL_IMX6UL_I2C2_ADDR,
  319. FSL_IMX6UL_I2C3_ADDR,
  320. FSL_IMX6UL_I2C4_ADDR,
  321. };
  322. static const int FSL_IMX6UL_I2Cn_IRQ[FSL_IMX6UL_NUM_I2CS] = {
  323. FSL_IMX6UL_I2C1_IRQ,
  324. FSL_IMX6UL_I2C2_IRQ,
  325. FSL_IMX6UL_I2C3_IRQ,
  326. FSL_IMX6UL_I2C4_IRQ,
  327. };
  328. sysbus_realize(SYS_BUS_DEVICE(&s->i2c[i]), &error_abort);
  329. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, FSL_IMX6UL_I2Cn_ADDR[i]);
  330. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0,
  331. qdev_get_gpio_in(gic, FSL_IMX6UL_I2Cn_IRQ[i]));
  332. }
  333. /*
  334. * UARTs
  335. */
  336. for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) {
  337. static const hwaddr FSL_IMX6UL_UARTn_ADDR[FSL_IMX6UL_NUM_UARTS] = {
  338. FSL_IMX6UL_UART1_ADDR,
  339. FSL_IMX6UL_UART2_ADDR,
  340. FSL_IMX6UL_UART3_ADDR,
  341. FSL_IMX6UL_UART4_ADDR,
  342. FSL_IMX6UL_UART5_ADDR,
  343. FSL_IMX6UL_UART6_ADDR,
  344. FSL_IMX6UL_UART7_ADDR,
  345. FSL_IMX6UL_UART8_ADDR,
  346. };
  347. static const int FSL_IMX6UL_UARTn_IRQ[FSL_IMX6UL_NUM_UARTS] = {
  348. FSL_IMX6UL_UART1_IRQ,
  349. FSL_IMX6UL_UART2_IRQ,
  350. FSL_IMX6UL_UART3_IRQ,
  351. FSL_IMX6UL_UART4_IRQ,
  352. FSL_IMX6UL_UART5_IRQ,
  353. FSL_IMX6UL_UART6_IRQ,
  354. FSL_IMX6UL_UART7_IRQ,
  355. FSL_IMX6UL_UART8_IRQ,
  356. };
  357. qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
  358. sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), &error_abort);
  359. sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0,
  360. FSL_IMX6UL_UARTn_ADDR[i]);
  361. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
  362. qdev_get_gpio_in(gic, FSL_IMX6UL_UARTn_IRQ[i]));
  363. }
  364. /*
  365. * Ethernets
  366. *
  367. * We must use two loops since phy_connected affects the other interface
  368. * and we have to set all properties before calling sysbus_realize().
  369. */
  370. for (i = 0; i < FSL_IMX6UL_NUM_ETHS; i++) {
  371. object_property_set_bool(OBJECT(&s->eth[i]), "phy-connected",
  372. s->phy_connected[i], &error_abort);
  373. /*
  374. * If the MDIO bus on this controller is not connected, assume the
  375. * other controller provides support for it.
  376. */
  377. if (!s->phy_connected[i]) {
  378. object_property_set_link(OBJECT(&s->eth[1 - i]), "phy-consumer",
  379. OBJECT(&s->eth[i]), &error_abort);
  380. }
  381. }
  382. for (i = 0; i < FSL_IMX6UL_NUM_ETHS; i++) {
  383. static const hwaddr FSL_IMX6UL_ENETn_ADDR[FSL_IMX6UL_NUM_ETHS] = {
  384. FSL_IMX6UL_ENET1_ADDR,
  385. FSL_IMX6UL_ENET2_ADDR,
  386. };
  387. static const int FSL_IMX6UL_ENETn_IRQ[FSL_IMX6UL_NUM_ETHS] = {
  388. FSL_IMX6UL_ENET1_IRQ,
  389. FSL_IMX6UL_ENET2_IRQ,
  390. };
  391. static const int FSL_IMX6UL_ENETn_TIMER_IRQ[FSL_IMX6UL_NUM_ETHS] = {
  392. FSL_IMX6UL_ENET1_TIMER_IRQ,
  393. FSL_IMX6UL_ENET2_TIMER_IRQ,
  394. };
  395. object_property_set_uint(OBJECT(&s->eth[i]), "phy-num",
  396. s->phy_num[i], &error_abort);
  397. object_property_set_uint(OBJECT(&s->eth[i]), "tx-ring-num",
  398. FSL_IMX6UL_ETH_NUM_TX_RINGS, &error_abort);
  399. qemu_configure_nic_device(DEVICE(&s->eth[i]), true, NULL);
  400. sysbus_realize(SYS_BUS_DEVICE(&s->eth[i]), &error_abort);
  401. sysbus_mmio_map(SYS_BUS_DEVICE(&s->eth[i]), 0,
  402. FSL_IMX6UL_ENETn_ADDR[i]);
  403. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 0,
  404. qdev_get_gpio_in(gic, FSL_IMX6UL_ENETn_IRQ[i]));
  405. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 1,
  406. qdev_get_gpio_in(gic, FSL_IMX6UL_ENETn_TIMER_IRQ[i]));
  407. }
  408. /*
  409. * USB PHYs
  410. */
  411. for (i = 0; i < FSL_IMX6UL_NUM_USB_PHYS; i++) {
  412. static const hwaddr
  413. FSL_IMX6UL_USB_PHYn_ADDR[FSL_IMX6UL_NUM_USB_PHYS] = {
  414. FSL_IMX6UL_USBPHY1_ADDR,
  415. FSL_IMX6UL_USBPHY2_ADDR,
  416. };
  417. sysbus_realize(SYS_BUS_DEVICE(&s->usbphy[i]), &error_abort);
  418. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usbphy[i]), 0,
  419. FSL_IMX6UL_USB_PHYn_ADDR[i]);
  420. }
  421. /*
  422. * USBs
  423. */
  424. for (i = 0; i < FSL_IMX6UL_NUM_USBS; i++) {
  425. static const hwaddr FSL_IMX6UL_USB02_USBn_ADDR[FSL_IMX6UL_NUM_USBS] = {
  426. FSL_IMX6UL_USBO2_USB1_ADDR,
  427. FSL_IMX6UL_USBO2_USB2_ADDR,
  428. };
  429. static const int FSL_IMX6UL_USBn_IRQ[] = {
  430. FSL_IMX6UL_USB1_IRQ,
  431. FSL_IMX6UL_USB2_IRQ,
  432. };
  433. sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), &error_abort);
  434. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0,
  435. FSL_IMX6UL_USB02_USBn_ADDR[i]);
  436. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0,
  437. qdev_get_gpio_in(gic, FSL_IMX6UL_USBn_IRQ[i]));
  438. }
  439. /*
  440. * USDHCs
  441. */
  442. for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) {
  443. static const hwaddr FSL_IMX6UL_USDHCn_ADDR[FSL_IMX6UL_NUM_USDHCS] = {
  444. FSL_IMX6UL_USDHC1_ADDR,
  445. FSL_IMX6UL_USDHC2_ADDR,
  446. };
  447. static const int FSL_IMX6UL_USDHCn_IRQ[FSL_IMX6UL_NUM_USDHCS] = {
  448. FSL_IMX6UL_USDHC1_IRQ,
  449. FSL_IMX6UL_USDHC2_IRQ,
  450. };
  451. sysbus_realize(SYS_BUS_DEVICE(&s->usdhc[i]), &error_abort);
  452. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usdhc[i]), 0,
  453. FSL_IMX6UL_USDHCn_ADDR[i]);
  454. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usdhc[i]), 0,
  455. qdev_get_gpio_in(gic, FSL_IMX6UL_USDHCn_IRQ[i]));
  456. }
  457. /*
  458. * SNVS
  459. */
  460. sysbus_realize(SYS_BUS_DEVICE(&s->snvs), &error_abort);
  461. sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX6UL_SNVS_HP_ADDR);
  462. /*
  463. * Watchdogs
  464. */
  465. for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) {
  466. static const hwaddr FSL_IMX6UL_WDOGn_ADDR[FSL_IMX6UL_NUM_WDTS] = {
  467. FSL_IMX6UL_WDOG1_ADDR,
  468. FSL_IMX6UL_WDOG2_ADDR,
  469. FSL_IMX6UL_WDOG3_ADDR,
  470. };
  471. static const int FSL_IMX6UL_WDOGn_IRQ[FSL_IMX6UL_NUM_WDTS] = {
  472. FSL_IMX6UL_WDOG1_IRQ,
  473. FSL_IMX6UL_WDOG2_IRQ,
  474. FSL_IMX6UL_WDOG3_IRQ,
  475. };
  476. object_property_set_bool(OBJECT(&s->wdt[i]), "pretimeout-support",
  477. true, &error_abort);
  478. sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), &error_abort);
  479. sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0,
  480. FSL_IMX6UL_WDOGn_ADDR[i]);
  481. sysbus_connect_irq(SYS_BUS_DEVICE(&s->wdt[i]), 0,
  482. qdev_get_gpio_in(gic, FSL_IMX6UL_WDOGn_IRQ[i]));
  483. }
  484. /*
  485. * SDMA
  486. */
  487. create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR,
  488. FSL_IMX6UL_SDMA_SIZE);
  489. /*
  490. * SAIs (Audio SSI (Synchronous Serial Interface))
  491. */
  492. for (i = 0; i < FSL_IMX6UL_NUM_SAIS; i++) {
  493. static const hwaddr FSL_IMX6UL_SAIn_ADDR[FSL_IMX6UL_NUM_SAIS] = {
  494. FSL_IMX6UL_SAI1_ADDR,
  495. FSL_IMX6UL_SAI2_ADDR,
  496. FSL_IMX6UL_SAI3_ADDR,
  497. };
  498. snprintf(name, NAME_SIZE, "sai%d", i);
  499. create_unimplemented_device(name, FSL_IMX6UL_SAIn_ADDR[i],
  500. FSL_IMX6UL_SAIn_SIZE);
  501. }
  502. /*
  503. * PWMs
  504. */
  505. for (i = 0; i < FSL_IMX6UL_NUM_PWMS; i++) {
  506. static const hwaddr FSL_IMX6UL_PWMn_ADDR[FSL_IMX6UL_NUM_PWMS] = {
  507. FSL_IMX6UL_PWM1_ADDR,
  508. FSL_IMX6UL_PWM2_ADDR,
  509. FSL_IMX6UL_PWM3_ADDR,
  510. FSL_IMX6UL_PWM4_ADDR,
  511. FSL_IMX6UL_PWM5_ADDR,
  512. FSL_IMX6UL_PWM6_ADDR,
  513. FSL_IMX6UL_PWM7_ADDR,
  514. FSL_IMX6UL_PWM8_ADDR,
  515. };
  516. snprintf(name, NAME_SIZE, "pwm%d", i);
  517. create_unimplemented_device(name, FSL_IMX6UL_PWMn_ADDR[i],
  518. FSL_IMX6UL_PWMn_SIZE);
  519. }
  520. /*
  521. * Audio ASRC (asynchronous sample rate converter)
  522. */
  523. create_unimplemented_device("asrc", FSL_IMX6UL_ASRC_ADDR,
  524. FSL_IMX6UL_ASRC_SIZE);
  525. /*
  526. * CANs
  527. */
  528. for (i = 0; i < FSL_IMX6UL_NUM_CANS; i++) {
  529. static const hwaddr FSL_IMX6UL_CANn_ADDR[FSL_IMX6UL_NUM_CANS] = {
  530. FSL_IMX6UL_CAN1_ADDR,
  531. FSL_IMX6UL_CAN2_ADDR,
  532. };
  533. snprintf(name, NAME_SIZE, "can%d", i);
  534. create_unimplemented_device(name, FSL_IMX6UL_CANn_ADDR[i],
  535. FSL_IMX6UL_CANn_SIZE);
  536. }
  537. /*
  538. * APHB_DMA
  539. */
  540. create_unimplemented_device("aphb_dma", FSL_IMX6UL_APBH_DMA_ADDR,
  541. FSL_IMX6UL_APBH_DMA_SIZE);
  542. /*
  543. * ADCs
  544. */
  545. for (i = 0; i < FSL_IMX6UL_NUM_ADCS; i++) {
  546. static const hwaddr FSL_IMX6UL_ADCn_ADDR[FSL_IMX6UL_NUM_ADCS] = {
  547. FSL_IMX6UL_ADC1_ADDR,
  548. FSL_IMX6UL_ADC2_ADDR,
  549. };
  550. snprintf(name, NAME_SIZE, "adc%d", i);
  551. create_unimplemented_device(name, FSL_IMX6UL_ADCn_ADDR[i],
  552. FSL_IMX6UL_ADCn_SIZE);
  553. }
  554. /*
  555. * LCD
  556. */
  557. create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR,
  558. FSL_IMX6UL_LCDIF_SIZE);
  559. /*
  560. * CSU
  561. */
  562. create_unimplemented_device("csu", FSL_IMX6UL_CSU_ADDR,
  563. FSL_IMX6UL_CSU_SIZE);
  564. /*
  565. * TZASC
  566. */
  567. create_unimplemented_device("tzasc", FSL_IMX6UL_TZASC_ADDR,
  568. FSL_IMX6UL_TZASC_SIZE);
  569. /*
  570. * ROM memory
  571. */
  572. memory_region_init_rom(&s->rom, OBJECT(dev), "imx6ul.rom",
  573. FSL_IMX6UL_ROM_SIZE, &error_abort);
  574. memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_ROM_ADDR,
  575. &s->rom);
  576. /*
  577. * CAAM memory
  578. */
  579. memory_region_init_rom(&s->caam, OBJECT(dev), "imx6ul.caam",
  580. FSL_IMX6UL_CAAM_MEM_SIZE, &error_abort);
  581. memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_CAAM_MEM_ADDR,
  582. &s->caam);
  583. /*
  584. * OCRAM memory
  585. */
  586. memory_region_init_ram(&s->ocram, NULL, "imx6ul.ocram",
  587. FSL_IMX6UL_OCRAM_MEM_SIZE,
  588. &error_abort);
  589. memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_OCRAM_MEM_ADDR,
  590. &s->ocram);
  591. /*
  592. * internal OCRAM (128 KB) is aliased over 512 KB
  593. */
  594. memory_region_init_alias(&s->ocram_alias, OBJECT(dev),
  595. "imx6ul.ocram_alias", &s->ocram, 0,
  596. FSL_IMX6UL_OCRAM_ALIAS_SIZE);
  597. memory_region_add_subregion(get_system_memory(),
  598. FSL_IMX6UL_OCRAM_ALIAS_ADDR, &s->ocram_alias);
  599. }
  600. static const Property fsl_imx6ul_properties[] = {
  601. DEFINE_PROP_UINT32("fec1-phy-num", FslIMX6ULState, phy_num[0], 0),
  602. DEFINE_PROP_UINT32("fec2-phy-num", FslIMX6ULState, phy_num[1], 1),
  603. DEFINE_PROP_BOOL("fec1-phy-connected", FslIMX6ULState, phy_connected[0],
  604. true),
  605. DEFINE_PROP_BOOL("fec2-phy-connected", FslIMX6ULState, phy_connected[1],
  606. true),
  607. };
  608. static void fsl_imx6ul_class_init(ObjectClass *oc, void *data)
  609. {
  610. DeviceClass *dc = DEVICE_CLASS(oc);
  611. device_class_set_props(dc, fsl_imx6ul_properties);
  612. dc->realize = fsl_imx6ul_realize;
  613. dc->desc = "i.MX6UL SOC";
  614. /* Reason: Uses serial_hds and nd_table in realize() directly */
  615. dc->user_creatable = false;
  616. }
  617. static const TypeInfo fsl_imx6ul_type_info = {
  618. .name = TYPE_FSL_IMX6UL,
  619. .parent = TYPE_DEVICE,
  620. .instance_size = sizeof(FslIMX6ULState),
  621. .instance_init = fsl_imx6ul_init,
  622. .class_init = fsl_imx6ul_class_init,
  623. };
  624. static void fsl_imx6ul_register_types(void)
  625. {
  626. type_register_static(&fsl_imx6ul_type_info);
  627. }
  628. type_init(fsl_imx6ul_register_types)