fsl-imx6.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511
  1. /*
  2. * Copyright (c) 2015 Jean-Christophe Dubois <jcd@tribudubois.net>
  3. *
  4. * i.MX6 SOC emulation.
  5. *
  6. * Based on hw/arm/fsl-imx31.c
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include "qemu/osdep.h"
  22. #include "qapi/error.h"
  23. #include "hw/arm/fsl-imx6.h"
  24. #include "hw/misc/unimp.h"
  25. #include "hw/usb/imx-usb-phy.h"
  26. #include "hw/boards.h"
  27. #include "hw/qdev-properties.h"
  28. #include "system/system.h"
  29. #include "chardev/char.h"
  30. #include "qemu/error-report.h"
  31. #include "qemu/module.h"
  32. #include "target/arm/cpu-qom.h"
  33. #define IMX6_ESDHC_CAPABILITIES 0x057834b4
  34. #define NAME_SIZE 20
  35. static void fsl_imx6_init(Object *obj)
  36. {
  37. MachineState *ms = MACHINE(qdev_get_machine());
  38. FslIMX6State *s = FSL_IMX6(obj);
  39. char name[NAME_SIZE];
  40. int i;
  41. for (i = 0; i < MIN(ms->smp.cpus, FSL_IMX6_NUM_CPUS); i++) {
  42. snprintf(name, NAME_SIZE, "cpu%d", i);
  43. object_initialize_child(obj, name, &s->cpu[i],
  44. ARM_CPU_TYPE_NAME("cortex-a9"));
  45. }
  46. object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV);
  47. object_initialize_child(obj, "ccm", &s->ccm, TYPE_IMX6_CCM);
  48. object_initialize_child(obj, "src", &s->src, TYPE_IMX6_SRC);
  49. object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS);
  50. for (i = 0; i < FSL_IMX6_NUM_UARTS; i++) {
  51. snprintf(name, NAME_SIZE, "uart%d", i + 1);
  52. object_initialize_child(obj, name, &s->uart[i], TYPE_IMX_SERIAL);
  53. }
  54. object_initialize_child(obj, "gpt", &s->gpt, TYPE_IMX6_GPT);
  55. for (i = 0; i < FSL_IMX6_NUM_EPITS; i++) {
  56. snprintf(name, NAME_SIZE, "epit%d", i + 1);
  57. object_initialize_child(obj, name, &s->epit[i], TYPE_IMX_EPIT);
  58. }
  59. for (i = 0; i < FSL_IMX6_NUM_I2CS; i++) {
  60. snprintf(name, NAME_SIZE, "i2c%d", i + 1);
  61. object_initialize_child(obj, name, &s->i2c[i], TYPE_IMX_I2C);
  62. }
  63. for (i = 0; i < FSL_IMX6_NUM_GPIOS; i++) {
  64. snprintf(name, NAME_SIZE, "gpio%d", i + 1);
  65. object_initialize_child(obj, name, &s->gpio[i], TYPE_IMX_GPIO);
  66. }
  67. for (i = 0; i < FSL_IMX6_NUM_ESDHCS; i++) {
  68. snprintf(name, NAME_SIZE, "sdhc%d", i + 1);
  69. object_initialize_child(obj, name, &s->esdhc[i], TYPE_IMX_USDHC);
  70. }
  71. for (i = 0; i < FSL_IMX6_NUM_USB_PHYS; i++) {
  72. snprintf(name, NAME_SIZE, "usbphy%d", i);
  73. object_initialize_child(obj, name, &s->usbphy[i], TYPE_IMX_USBPHY);
  74. }
  75. for (i = 0; i < FSL_IMX6_NUM_USBS; i++) {
  76. snprintf(name, NAME_SIZE, "usb%d", i);
  77. object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA);
  78. }
  79. for (i = 0; i < FSL_IMX6_NUM_ECSPIS; i++) {
  80. snprintf(name, NAME_SIZE, "spi%d", i + 1);
  81. object_initialize_child(obj, name, &s->spi[i], TYPE_IMX_SPI);
  82. }
  83. for (i = 0; i < FSL_IMX6_NUM_WDTS; i++) {
  84. snprintf(name, NAME_SIZE, "wdt%d", i);
  85. object_initialize_child(obj, name, &s->wdt[i], TYPE_IMX2_WDT);
  86. }
  87. object_initialize_child(obj, "eth", &s->eth, TYPE_IMX_ENET);
  88. object_initialize_child(obj, "pcie", &s->pcie, TYPE_DESIGNWARE_PCIE_HOST);
  89. object_initialize_child(obj, "pcie4-msi-irq", &s->pcie4_msi_irq,
  90. TYPE_OR_IRQ);
  91. }
  92. static void fsl_imx6_realize(DeviceState *dev, Error **errp)
  93. {
  94. MachineState *ms = MACHINE(qdev_get_machine());
  95. FslIMX6State *s = FSL_IMX6(dev);
  96. uint16_t i;
  97. qemu_irq irq;
  98. unsigned int smp_cpus = ms->smp.cpus;
  99. DeviceState *mpcore = DEVICE(&s->a9mpcore);
  100. DeviceState *gic;
  101. if (smp_cpus > FSL_IMX6_NUM_CPUS) {
  102. error_setg(errp, "%s: Only %d CPUs are supported (%d requested)",
  103. TYPE_FSL_IMX6, FSL_IMX6_NUM_CPUS, smp_cpus);
  104. return;
  105. }
  106. for (i = 0; i < smp_cpus; i++) {
  107. /* On uniprocessor, the CBAR is set to 0 */
  108. if (smp_cpus > 1) {
  109. object_property_set_int(OBJECT(&s->cpu[i]), "reset-cbar",
  110. FSL_IMX6_A9MPCORE_ADDR, &error_abort);
  111. }
  112. /* All CPU but CPU 0 start in power off mode */
  113. if (i) {
  114. object_property_set_bool(OBJECT(&s->cpu[i]), "start-powered-off",
  115. true, &error_abort);
  116. }
  117. if (!qdev_realize(DEVICE(&s->cpu[i]), NULL, errp)) {
  118. return;
  119. }
  120. }
  121. object_property_set_int(OBJECT(mpcore), "num-cpu", smp_cpus, &error_abort);
  122. object_property_set_int(OBJECT(mpcore), "num-irq",
  123. FSL_IMX6_MAX_IRQ + GIC_INTERNAL, &error_abort);
  124. if (!sysbus_realize(SYS_BUS_DEVICE(mpcore), errp)) {
  125. return;
  126. }
  127. sysbus_mmio_map(SYS_BUS_DEVICE(mpcore), 0, FSL_IMX6_A9MPCORE_ADDR);
  128. gic = mpcore;
  129. for (i = 0; i < smp_cpus; i++) {
  130. sysbus_connect_irq(SYS_BUS_DEVICE(gic), i,
  131. qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_IRQ));
  132. sysbus_connect_irq(SYS_BUS_DEVICE(gic), i + smp_cpus,
  133. qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_FIQ));
  134. }
  135. /* L2 cache controller */
  136. sysbus_create_simple("l2x0", FSL_IMX6_PL310_ADDR, NULL);
  137. if (!sysbus_realize(SYS_BUS_DEVICE(&s->ccm), errp)) {
  138. return;
  139. }
  140. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX6_CCM_ADDR);
  141. if (!sysbus_realize(SYS_BUS_DEVICE(&s->src), errp)) {
  142. return;
  143. }
  144. sysbus_mmio_map(SYS_BUS_DEVICE(&s->src), 0, FSL_IMX6_SRC_ADDR);
  145. /* Initialize all UARTs */
  146. for (i = 0; i < FSL_IMX6_NUM_UARTS; i++) {
  147. static const struct {
  148. hwaddr addr;
  149. unsigned int irq;
  150. } serial_table[FSL_IMX6_NUM_UARTS] = {
  151. { FSL_IMX6_UART1_ADDR, FSL_IMX6_UART1_IRQ },
  152. { FSL_IMX6_UART2_ADDR, FSL_IMX6_UART2_IRQ },
  153. { FSL_IMX6_UART3_ADDR, FSL_IMX6_UART3_IRQ },
  154. { FSL_IMX6_UART4_ADDR, FSL_IMX6_UART4_IRQ },
  155. { FSL_IMX6_UART5_ADDR, FSL_IMX6_UART5_IRQ },
  156. };
  157. qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
  158. if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), errp)) {
  159. return;
  160. }
  161. sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, serial_table[i].addr);
  162. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
  163. qdev_get_gpio_in(gic, serial_table[i].irq));
  164. }
  165. s->gpt.ccm = IMX_CCM(&s->ccm);
  166. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpt), errp)) {
  167. return;
  168. }
  169. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt), 0, FSL_IMX6_GPT_ADDR);
  170. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt), 0,
  171. qdev_get_gpio_in(gic, FSL_IMX6_GPT_IRQ));
  172. /* Initialize all EPIT timers */
  173. for (i = 0; i < FSL_IMX6_NUM_EPITS; i++) {
  174. static const struct {
  175. hwaddr addr;
  176. unsigned int irq;
  177. } epit_table[FSL_IMX6_NUM_EPITS] = {
  178. { FSL_IMX6_EPIT1_ADDR, FSL_IMX6_EPIT1_IRQ },
  179. { FSL_IMX6_EPIT2_ADDR, FSL_IMX6_EPIT2_IRQ },
  180. };
  181. s->epit[i].ccm = IMX_CCM(&s->ccm);
  182. if (!sysbus_realize(SYS_BUS_DEVICE(&s->epit[i]), errp)) {
  183. return;
  184. }
  185. sysbus_mmio_map(SYS_BUS_DEVICE(&s->epit[i]), 0, epit_table[i].addr);
  186. sysbus_connect_irq(SYS_BUS_DEVICE(&s->epit[i]), 0,
  187. qdev_get_gpio_in(gic, epit_table[i].irq));
  188. }
  189. /* Initialize all I2C */
  190. for (i = 0; i < FSL_IMX6_NUM_I2CS; i++) {
  191. static const struct {
  192. hwaddr addr;
  193. unsigned int irq;
  194. } i2c_table[FSL_IMX6_NUM_I2CS] = {
  195. { FSL_IMX6_I2C1_ADDR, FSL_IMX6_I2C1_IRQ },
  196. { FSL_IMX6_I2C2_ADDR, FSL_IMX6_I2C2_IRQ },
  197. { FSL_IMX6_I2C3_ADDR, FSL_IMX6_I2C3_IRQ }
  198. };
  199. if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c[i]), errp)) {
  200. return;
  201. }
  202. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, i2c_table[i].addr);
  203. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0,
  204. qdev_get_gpio_in(gic, i2c_table[i].irq));
  205. }
  206. /* Initialize all GPIOs */
  207. for (i = 0; i < FSL_IMX6_NUM_GPIOS; i++) {
  208. static const struct {
  209. hwaddr addr;
  210. unsigned int irq_low;
  211. unsigned int irq_high;
  212. } gpio_table[FSL_IMX6_NUM_GPIOS] = {
  213. {
  214. FSL_IMX6_GPIO1_ADDR,
  215. FSL_IMX6_GPIO1_LOW_IRQ,
  216. FSL_IMX6_GPIO1_HIGH_IRQ
  217. },
  218. {
  219. FSL_IMX6_GPIO2_ADDR,
  220. FSL_IMX6_GPIO2_LOW_IRQ,
  221. FSL_IMX6_GPIO2_HIGH_IRQ
  222. },
  223. {
  224. FSL_IMX6_GPIO3_ADDR,
  225. FSL_IMX6_GPIO3_LOW_IRQ,
  226. FSL_IMX6_GPIO3_HIGH_IRQ
  227. },
  228. {
  229. FSL_IMX6_GPIO4_ADDR,
  230. FSL_IMX6_GPIO4_LOW_IRQ,
  231. FSL_IMX6_GPIO4_HIGH_IRQ
  232. },
  233. {
  234. FSL_IMX6_GPIO5_ADDR,
  235. FSL_IMX6_GPIO5_LOW_IRQ,
  236. FSL_IMX6_GPIO5_HIGH_IRQ
  237. },
  238. {
  239. FSL_IMX6_GPIO6_ADDR,
  240. FSL_IMX6_GPIO6_LOW_IRQ,
  241. FSL_IMX6_GPIO6_HIGH_IRQ
  242. },
  243. {
  244. FSL_IMX6_GPIO7_ADDR,
  245. FSL_IMX6_GPIO7_LOW_IRQ,
  246. FSL_IMX6_GPIO7_HIGH_IRQ
  247. },
  248. };
  249. object_property_set_bool(OBJECT(&s->gpio[i]), "has-edge-sel", true,
  250. &error_abort);
  251. object_property_set_bool(OBJECT(&s->gpio[i]), "has-upper-pin-irq",
  252. true, &error_abort);
  253. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), errp)) {
  254. return;
  255. }
  256. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, gpio_table[i].addr);
  257. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0,
  258. qdev_get_gpio_in(gic, gpio_table[i].irq_low));
  259. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 1,
  260. qdev_get_gpio_in(gic, gpio_table[i].irq_high));
  261. }
  262. /* Initialize all SDHC */
  263. for (i = 0; i < FSL_IMX6_NUM_ESDHCS; i++) {
  264. static const struct {
  265. hwaddr addr;
  266. unsigned int irq;
  267. } esdhc_table[FSL_IMX6_NUM_ESDHCS] = {
  268. { FSL_IMX6_uSDHC1_ADDR, FSL_IMX6_uSDHC1_IRQ },
  269. { FSL_IMX6_uSDHC2_ADDR, FSL_IMX6_uSDHC2_IRQ },
  270. { FSL_IMX6_uSDHC3_ADDR, FSL_IMX6_uSDHC3_IRQ },
  271. { FSL_IMX6_uSDHC4_ADDR, FSL_IMX6_uSDHC4_IRQ },
  272. };
  273. /* UHS-I SDIO3.0 SDR104 1.8V ADMA */
  274. object_property_set_uint(OBJECT(&s->esdhc[i]), "sd-spec-version", 3,
  275. &error_abort);
  276. object_property_set_uint(OBJECT(&s->esdhc[i]), "capareg",
  277. IMX6_ESDHC_CAPABILITIES, &error_abort);
  278. if (!sysbus_realize(SYS_BUS_DEVICE(&s->esdhc[i]), errp)) {
  279. return;
  280. }
  281. sysbus_mmio_map(SYS_BUS_DEVICE(&s->esdhc[i]), 0, esdhc_table[i].addr);
  282. sysbus_connect_irq(SYS_BUS_DEVICE(&s->esdhc[i]), 0,
  283. qdev_get_gpio_in(gic, esdhc_table[i].irq));
  284. }
  285. /* USB */
  286. for (i = 0; i < FSL_IMX6_NUM_USB_PHYS; i++) {
  287. sysbus_realize(SYS_BUS_DEVICE(&s->usbphy[i]), &error_abort);
  288. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usbphy[i]), 0,
  289. FSL_IMX6_USBPHY1_ADDR + i * 0x1000);
  290. }
  291. for (i = 0; i < FSL_IMX6_NUM_USBS; i++) {
  292. static const int FSL_IMX6_USBn_IRQ[] = {
  293. FSL_IMX6_USB_OTG_IRQ,
  294. FSL_IMX6_USB_HOST1_IRQ,
  295. FSL_IMX6_USB_HOST2_IRQ,
  296. FSL_IMX6_USB_HOST3_IRQ,
  297. };
  298. sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), &error_abort);
  299. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0,
  300. FSL_IMX6_USBOH3_USB_ADDR + i * 0x200);
  301. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0,
  302. qdev_get_gpio_in(gic, FSL_IMX6_USBn_IRQ[i]));
  303. }
  304. /* Initialize all ECSPI */
  305. for (i = 0; i < FSL_IMX6_NUM_ECSPIS; i++) {
  306. static const struct {
  307. hwaddr addr;
  308. unsigned int irq;
  309. } spi_table[FSL_IMX6_NUM_ECSPIS] = {
  310. { FSL_IMX6_eCSPI1_ADDR, FSL_IMX6_ECSPI1_IRQ },
  311. { FSL_IMX6_eCSPI2_ADDR, FSL_IMX6_ECSPI2_IRQ },
  312. { FSL_IMX6_eCSPI3_ADDR, FSL_IMX6_ECSPI3_IRQ },
  313. { FSL_IMX6_eCSPI4_ADDR, FSL_IMX6_ECSPI4_IRQ },
  314. { FSL_IMX6_eCSPI5_ADDR, FSL_IMX6_ECSPI5_IRQ },
  315. };
  316. /* Initialize the SPI */
  317. if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
  318. return;
  319. }
  320. sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_table[i].addr);
  321. sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
  322. qdev_get_gpio_in(gic, spi_table[i].irq));
  323. }
  324. object_property_set_uint(OBJECT(&s->eth), "phy-num", s->phy_num,
  325. &error_abort);
  326. qemu_configure_nic_device(DEVICE(&s->eth), true, NULL);
  327. if (!sysbus_realize(SYS_BUS_DEVICE(&s->eth), errp)) {
  328. return;
  329. }
  330. sysbus_mmio_map(SYS_BUS_DEVICE(&s->eth), 0, FSL_IMX6_ENET_ADDR);
  331. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth), 0,
  332. qdev_get_gpio_in(gic, FSL_IMX6_ENET_MAC_IRQ));
  333. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth), 1,
  334. qdev_get_gpio_in(gic, FSL_IMX6_ENET_MAC_1588_IRQ));
  335. /*
  336. * SNVS
  337. */
  338. sysbus_realize(SYS_BUS_DEVICE(&s->snvs), &error_abort);
  339. sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX6_SNVSHP_ADDR);
  340. /*
  341. * Watchdog
  342. */
  343. for (i = 0; i < FSL_IMX6_NUM_WDTS; i++) {
  344. static const hwaddr FSL_IMX6_WDOGn_ADDR[FSL_IMX6_NUM_WDTS] = {
  345. FSL_IMX6_WDOG1_ADDR,
  346. FSL_IMX6_WDOG2_ADDR,
  347. };
  348. static const int FSL_IMX6_WDOGn_IRQ[FSL_IMX6_NUM_WDTS] = {
  349. FSL_IMX6_WDOG1_IRQ,
  350. FSL_IMX6_WDOG2_IRQ,
  351. };
  352. object_property_set_bool(OBJECT(&s->wdt[i]), "pretimeout-support",
  353. true, &error_abort);
  354. sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), &error_abort);
  355. sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, FSL_IMX6_WDOGn_ADDR[i]);
  356. sysbus_connect_irq(SYS_BUS_DEVICE(&s->wdt[i]), 0,
  357. qdev_get_gpio_in(gic, FSL_IMX6_WDOGn_IRQ[i]));
  358. }
  359. /*
  360. * PCIe
  361. */
  362. sysbus_realize(SYS_BUS_DEVICE(&s->pcie), &error_abort);
  363. sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX6_PCIe_REG_ADDR);
  364. object_property_set_int(OBJECT(&s->pcie4_msi_irq), "num-lines", 2,
  365. &error_abort);
  366. qdev_realize(DEVICE(&s->pcie4_msi_irq), NULL, &error_abort);
  367. irq = qdev_get_gpio_in(DEVICE(&s->a9mpcore), FSL_IMX6_PCIE4_MSI_IRQ);
  368. qdev_connect_gpio_out(DEVICE(&s->pcie4_msi_irq), 0, irq);
  369. irq = qdev_get_gpio_in(DEVICE(&s->a9mpcore), FSL_IMX6_PCIE1_IRQ);
  370. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 0, irq);
  371. irq = qdev_get_gpio_in(DEVICE(&s->a9mpcore), FSL_IMX6_PCIE2_IRQ);
  372. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 1, irq);
  373. irq = qdev_get_gpio_in(DEVICE(&s->a9mpcore), FSL_IMX6_PCIE3_IRQ);
  374. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 2, irq);
  375. irq = qdev_get_gpio_in(DEVICE(&s->pcie4_msi_irq), 0);
  376. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq);
  377. irq = qdev_get_gpio_in(DEVICE(&s->pcie4_msi_irq), 1);
  378. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 4, irq);
  379. /*
  380. * PCIe PHY
  381. */
  382. create_unimplemented_device("pcie-phy", FSL_IMX6_PCIe_ADDR,
  383. FSL_IMX6_PCIe_SIZE);
  384. /* ROM memory */
  385. if (!memory_region_init_rom(&s->rom, OBJECT(dev), "imx6.rom",
  386. FSL_IMX6_ROM_SIZE, errp)) {
  387. return;
  388. }
  389. memory_region_add_subregion(get_system_memory(), FSL_IMX6_ROM_ADDR,
  390. &s->rom);
  391. /* CAAM memory */
  392. if (!memory_region_init_rom(&s->caam, OBJECT(dev), "imx6.caam",
  393. FSL_IMX6_CAAM_MEM_SIZE, errp)) {
  394. return;
  395. }
  396. memory_region_add_subregion(get_system_memory(), FSL_IMX6_CAAM_MEM_ADDR,
  397. &s->caam);
  398. /* OCRAM memory */
  399. if (!memory_region_init_ram(&s->ocram, NULL, "imx6.ocram",
  400. FSL_IMX6_OCRAM_SIZE, errp)) {
  401. return;
  402. }
  403. memory_region_add_subregion(get_system_memory(), FSL_IMX6_OCRAM_ADDR,
  404. &s->ocram);
  405. /* internal OCRAM (256 KB) is aliased over 1 MB */
  406. memory_region_init_alias(&s->ocram_alias, OBJECT(dev), "imx6.ocram_alias",
  407. &s->ocram, 0, FSL_IMX6_OCRAM_ALIAS_SIZE);
  408. memory_region_add_subregion(get_system_memory(), FSL_IMX6_OCRAM_ALIAS_ADDR,
  409. &s->ocram_alias);
  410. }
  411. static const Property fsl_imx6_properties[] = {
  412. DEFINE_PROP_UINT32("fec-phy-num", FslIMX6State, phy_num, 0),
  413. };
  414. static void fsl_imx6_class_init(ObjectClass *oc, void *data)
  415. {
  416. DeviceClass *dc = DEVICE_CLASS(oc);
  417. device_class_set_props(dc, fsl_imx6_properties);
  418. dc->realize = fsl_imx6_realize;
  419. dc->desc = "i.MX6 SOC";
  420. /* Reason: Uses serial_hd() in the realize() function */
  421. dc->user_creatable = false;
  422. }
  423. static const TypeInfo fsl_imx6_type_info = {
  424. .name = TYPE_FSL_IMX6,
  425. .parent = TYPE_DEVICE,
  426. .instance_size = sizeof(FslIMX6State),
  427. .instance_init = fsl_imx6_init,
  428. .class_init = fsl_imx6_class_init,
  429. };
  430. static void fsl_imx6_register_types(void)
  431. {
  432. type_register_static(&fsl_imx6_type_info);
  433. }
  434. type_init(fsl_imx6_register_types)