fsl-imx31.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. /*
  2. * Copyright (c) 2013 Jean-Christophe Dubois <jcd@tribudubois.net>
  3. *
  4. * i.MX31 SOC emulation.
  5. *
  6. * Based on hw/arm/fsl-imx31.c
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include "qemu/osdep.h"
  22. #include "qapi/error.h"
  23. #include "hw/arm/fsl-imx31.h"
  24. #include "system/system.h"
  25. #include "exec/address-spaces.h"
  26. #include "hw/qdev-properties.h"
  27. #include "chardev/char.h"
  28. #include "target/arm/cpu-qom.h"
  29. static void fsl_imx31_init(Object *obj)
  30. {
  31. FslIMX31State *s = FSL_IMX31(obj);
  32. int i;
  33. object_initialize_child(obj, "cpu", &s->cpu, ARM_CPU_TYPE_NAME("arm1136"));
  34. object_initialize_child(obj, "avic", &s->avic, TYPE_IMX_AVIC);
  35. object_initialize_child(obj, "ccm", &s->ccm, TYPE_IMX31_CCM);
  36. for (i = 0; i < FSL_IMX31_NUM_UARTS; i++) {
  37. object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_IMX_SERIAL);
  38. }
  39. object_initialize_child(obj, "gpt", &s->gpt, TYPE_IMX31_GPT);
  40. for (i = 0; i < FSL_IMX31_NUM_EPITS; i++) {
  41. object_initialize_child(obj, "epit[*]", &s->epit[i], TYPE_IMX_EPIT);
  42. }
  43. for (i = 0; i < FSL_IMX31_NUM_I2CS; i++) {
  44. object_initialize_child(obj, "i2c[*]", &s->i2c[i], TYPE_IMX_I2C);
  45. }
  46. for (i = 0; i < FSL_IMX31_NUM_GPIOS; i++) {
  47. object_initialize_child(obj, "gpio[*]", &s->gpio[i], TYPE_IMX_GPIO);
  48. }
  49. object_initialize_child(obj, "wdt", &s->wdt, TYPE_IMX2_WDT);
  50. }
  51. static void fsl_imx31_realize(DeviceState *dev, Error **errp)
  52. {
  53. FslIMX31State *s = FSL_IMX31(dev);
  54. uint16_t i;
  55. if (!qdev_realize(DEVICE(&s->cpu), NULL, errp)) {
  56. return;
  57. }
  58. if (!sysbus_realize(SYS_BUS_DEVICE(&s->avic), errp)) {
  59. return;
  60. }
  61. sysbus_mmio_map(SYS_BUS_DEVICE(&s->avic), 0, FSL_IMX31_AVIC_ADDR);
  62. sysbus_connect_irq(SYS_BUS_DEVICE(&s->avic), 0,
  63. qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ));
  64. sysbus_connect_irq(SYS_BUS_DEVICE(&s->avic), 1,
  65. qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ));
  66. if (!sysbus_realize(SYS_BUS_DEVICE(&s->ccm), errp)) {
  67. return;
  68. }
  69. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX31_CCM_ADDR);
  70. /* Initialize all UARTS */
  71. for (i = 0; i < FSL_IMX31_NUM_UARTS; i++) {
  72. static const struct {
  73. hwaddr addr;
  74. unsigned int irq;
  75. } serial_table[FSL_IMX31_NUM_UARTS] = {
  76. { FSL_IMX31_UART1_ADDR, FSL_IMX31_UART1_IRQ },
  77. { FSL_IMX31_UART2_ADDR, FSL_IMX31_UART2_IRQ },
  78. };
  79. qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
  80. if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), errp)) {
  81. return;
  82. }
  83. sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, serial_table[i].addr);
  84. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
  85. qdev_get_gpio_in(DEVICE(&s->avic),
  86. serial_table[i].irq));
  87. }
  88. s->gpt.ccm = IMX_CCM(&s->ccm);
  89. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpt), errp)) {
  90. return;
  91. }
  92. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt), 0, FSL_IMX31_GPT_ADDR);
  93. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt), 0,
  94. qdev_get_gpio_in(DEVICE(&s->avic), FSL_IMX31_GPT_IRQ));
  95. /* Initialize all EPIT timers */
  96. for (i = 0; i < FSL_IMX31_NUM_EPITS; i++) {
  97. static const struct {
  98. hwaddr addr;
  99. unsigned int irq;
  100. } epit_table[FSL_IMX31_NUM_EPITS] = {
  101. { FSL_IMX31_EPIT1_ADDR, FSL_IMX31_EPIT1_IRQ },
  102. { FSL_IMX31_EPIT2_ADDR, FSL_IMX31_EPIT2_IRQ },
  103. };
  104. s->epit[i].ccm = IMX_CCM(&s->ccm);
  105. if (!sysbus_realize(SYS_BUS_DEVICE(&s->epit[i]), errp)) {
  106. return;
  107. }
  108. sysbus_mmio_map(SYS_BUS_DEVICE(&s->epit[i]), 0, epit_table[i].addr);
  109. sysbus_connect_irq(SYS_BUS_DEVICE(&s->epit[i]), 0,
  110. qdev_get_gpio_in(DEVICE(&s->avic),
  111. epit_table[i].irq));
  112. }
  113. /* Initialize all I2C */
  114. for (i = 0; i < FSL_IMX31_NUM_I2CS; i++) {
  115. static const struct {
  116. hwaddr addr;
  117. unsigned int irq;
  118. } i2c_table[FSL_IMX31_NUM_I2CS] = {
  119. { FSL_IMX31_I2C1_ADDR, FSL_IMX31_I2C1_IRQ },
  120. { FSL_IMX31_I2C2_ADDR, FSL_IMX31_I2C2_IRQ },
  121. { FSL_IMX31_I2C3_ADDR, FSL_IMX31_I2C3_IRQ }
  122. };
  123. /* Initialize the I2C */
  124. if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c[i]), errp)) {
  125. return;
  126. }
  127. /* Map I2C memory */
  128. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, i2c_table[i].addr);
  129. /* Connect I2C IRQ to PIC */
  130. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0,
  131. qdev_get_gpio_in(DEVICE(&s->avic),
  132. i2c_table[i].irq));
  133. }
  134. /* Initialize all GPIOs */
  135. for (i = 0; i < FSL_IMX31_NUM_GPIOS; i++) {
  136. static const struct {
  137. hwaddr addr;
  138. unsigned int irq;
  139. } gpio_table[FSL_IMX31_NUM_GPIOS] = {
  140. { FSL_IMX31_GPIO1_ADDR, FSL_IMX31_GPIO1_IRQ },
  141. { FSL_IMX31_GPIO2_ADDR, FSL_IMX31_GPIO2_IRQ },
  142. { FSL_IMX31_GPIO3_ADDR, FSL_IMX31_GPIO3_IRQ }
  143. };
  144. object_property_set_bool(OBJECT(&s->gpio[i]), "has-edge-sel", false,
  145. &error_abort);
  146. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), errp)) {
  147. return;
  148. }
  149. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, gpio_table[i].addr);
  150. /* Connect GPIO IRQ to PIC */
  151. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0,
  152. qdev_get_gpio_in(DEVICE(&s->avic),
  153. gpio_table[i].irq));
  154. }
  155. /* Watchdog */
  156. sysbus_realize(SYS_BUS_DEVICE(&s->wdt), &error_abort);
  157. sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt), 0, FSL_IMX31_WDT_ADDR);
  158. /* On a real system, the first 16k is a `secure boot rom' */
  159. if (!memory_region_init_rom(&s->secure_rom, OBJECT(dev), "imx31.secure_rom",
  160. FSL_IMX31_SECURE_ROM_SIZE, errp)) {
  161. return;
  162. }
  163. memory_region_add_subregion(get_system_memory(), FSL_IMX31_SECURE_ROM_ADDR,
  164. &s->secure_rom);
  165. /* There is also a 16k ROM */
  166. if (!memory_region_init_rom(&s->rom, OBJECT(dev), "imx31.rom",
  167. FSL_IMX31_ROM_SIZE, errp)) {
  168. return;
  169. }
  170. memory_region_add_subregion(get_system_memory(), FSL_IMX31_ROM_ADDR,
  171. &s->rom);
  172. /* initialize internal RAM (16 KB) */
  173. if (!memory_region_init_ram(&s->iram, NULL, "imx31.iram",
  174. FSL_IMX31_IRAM_SIZE, errp)) {
  175. return;
  176. }
  177. memory_region_add_subregion(get_system_memory(), FSL_IMX31_IRAM_ADDR,
  178. &s->iram);
  179. /* internal RAM (16 KB) is aliased over 256 MB - 16 KB */
  180. memory_region_init_alias(&s->iram_alias, OBJECT(dev), "imx31.iram_alias",
  181. &s->iram, 0, FSL_IMX31_IRAM_ALIAS_SIZE);
  182. memory_region_add_subregion(get_system_memory(), FSL_IMX31_IRAM_ALIAS_ADDR,
  183. &s->iram_alias);
  184. }
  185. static void fsl_imx31_class_init(ObjectClass *oc, void *data)
  186. {
  187. DeviceClass *dc = DEVICE_CLASS(oc);
  188. dc->realize = fsl_imx31_realize;
  189. dc->desc = "i.MX31 SOC";
  190. /*
  191. * Reason: uses serial_hds in realize and the kzm board does not
  192. * support multiple CPUs
  193. */
  194. dc->user_creatable = false;
  195. }
  196. static const TypeInfo fsl_imx31_type_info = {
  197. .name = TYPE_FSL_IMX31,
  198. .parent = TYPE_DEVICE,
  199. .instance_size = sizeof(FslIMX31State),
  200. .instance_init = fsl_imx31_init,
  201. .class_init = fsl_imx31_class_init,
  202. };
  203. static void fsl_imx31_register_types(void)
  204. {
  205. type_register_static(&fsl_imx31_type_info);
  206. }
  207. type_init(fsl_imx31_register_types)