bcm2838.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * BCM2838 SoC emulation
  3. *
  4. * Copyright (C) 2022 Ovchinnikov Vitalii <vitalii.ovchinnikov@auriga.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0-or-later
  7. */
  8. #include "qemu/osdep.h"
  9. #include "qapi/error.h"
  10. #include "qemu/module.h"
  11. #include "hw/arm/raspi_platform.h"
  12. #include "hw/sysbus.h"
  13. #include "hw/arm/bcm2838.h"
  14. #include "trace.h"
  15. #define GIC400_MAINTENANCE_IRQ 9
  16. #define GIC400_TIMER_NS_EL2_IRQ 10
  17. #define GIC400_TIMER_VIRT_IRQ 11
  18. #define GIC400_LEGACY_FIQ 12
  19. #define GIC400_TIMER_S_EL1_IRQ 13
  20. #define GIC400_TIMER_NS_EL1_IRQ 14
  21. #define GIC400_LEGACY_IRQ 15
  22. /* Number of external interrupt lines to configure the GIC with */
  23. #define GIC_NUM_IRQS 192
  24. #define PPI(cpu, irq) (GIC_NUM_IRQS + (cpu) * GIC_INTERNAL + GIC_NR_SGIS + irq)
  25. #define GIC_BASE_OFS 0x0000
  26. #define GIC_DIST_OFS 0x1000
  27. #define GIC_CPU_OFS 0x2000
  28. #define GIC_VIFACE_THIS_OFS 0x4000
  29. #define GIC_VIFACE_OTHER_OFS(cpu) (0x5000 + (cpu) * 0x200)
  30. #define GIC_VCPU_OFS 0x6000
  31. #define VIRTUAL_PMU_IRQ 7
  32. static void bcm2838_gic_set_irq(void *opaque, int irq, int level)
  33. {
  34. BCM2838State *s = (BCM2838State *)opaque;
  35. trace_bcm2838_gic_set_irq(irq, level);
  36. qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level);
  37. }
  38. static void bcm2838_init(Object *obj)
  39. {
  40. BCM2838State *s = BCM2838(obj);
  41. object_initialize_child(obj, "peripherals", &s->peripherals,
  42. TYPE_BCM2838_PERIPHERALS);
  43. object_property_add_alias(obj, "board-rev", OBJECT(&s->peripherals),
  44. "board-rev");
  45. object_property_add_alias(obj, "vcram-size", OBJECT(&s->peripherals),
  46. "vcram-size");
  47. object_property_add_alias(obj, "vcram-base", OBJECT(&s->peripherals),
  48. "vcram-base");
  49. object_property_add_alias(obj, "command-line", OBJECT(&s->peripherals),
  50. "command-line");
  51. object_initialize_child(obj, "gic", &s->gic, TYPE_ARM_GIC);
  52. }
  53. static void bcm2838_realize(DeviceState *dev, Error **errp)
  54. {
  55. BCM2838State *s = BCM2838(dev);
  56. BCM283XBaseState *s_base = BCM283X_BASE(dev);
  57. BCM283XBaseClass *bc_base = BCM283X_BASE_GET_CLASS(dev);
  58. BCM2838PeripheralState *ps = BCM2838_PERIPHERALS(&s->peripherals);
  59. BCMSocPeripheralBaseState *ps_base =
  60. BCM_SOC_PERIPHERALS_BASE(&s->peripherals);
  61. DeviceState *gicdev = NULL;
  62. if (!bcm283x_common_realize(dev, ps_base, errp)) {
  63. return;
  64. }
  65. sysbus_mmio_map_overlap(SYS_BUS_DEVICE(ps), 1, BCM2838_PERI_LOW_BASE, 1);
  66. /* bcm2836 interrupt controller (and mailboxes, etc.) */
  67. if (!sysbus_realize(SYS_BUS_DEVICE(&s_base->control), errp)) {
  68. return;
  69. }
  70. sysbus_mmio_map(SYS_BUS_DEVICE(&s_base->control), 0, bc_base->ctrl_base);
  71. /* Create cores */
  72. for (int n = 0; n < bc_base->core_count; n++) {
  73. object_property_set_int(OBJECT(&s_base->cpu[n].core), "mp-affinity",
  74. (bc_base->clusterid << 8) | n, &error_abort);
  75. /* set periphbase/CBAR value for CPU-local registers */
  76. object_property_set_int(OBJECT(&s_base->cpu[n].core), "reset-cbar",
  77. bc_base->peri_base, &error_abort);
  78. /* start powered off if not enabled */
  79. object_property_set_bool(OBJECT(&s_base->cpu[n].core),
  80. "start-powered-off",
  81. n >= s_base->enabled_cpus, &error_abort);
  82. if (!qdev_realize(DEVICE(&s_base->cpu[n].core), NULL, errp)) {
  83. return;
  84. }
  85. }
  86. if (!object_property_set_uint(OBJECT(&s->gic), "revision", 2, errp)) {
  87. return;
  88. }
  89. if (!object_property_set_uint(OBJECT(&s->gic), "num-cpu", BCM283X_NCPUS,
  90. errp)) {
  91. return;
  92. }
  93. if (!object_property_set_uint(OBJECT(&s->gic), "num-irq",
  94. GIC_NUM_IRQS + GIC_INTERNAL, errp)) {
  95. return;
  96. }
  97. if (!object_property_set_bool(OBJECT(&s->gic),
  98. "has-virtualization-extensions", true,
  99. errp)) {
  100. return;
  101. }
  102. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) {
  103. return;
  104. }
  105. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0,
  106. bc_base->ctrl_base + BCM2838_GIC_BASE + GIC_DIST_OFS);
  107. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1,
  108. bc_base->ctrl_base + BCM2838_GIC_BASE + GIC_CPU_OFS);
  109. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 2,
  110. bc_base->ctrl_base + BCM2838_GIC_BASE + GIC_VIFACE_THIS_OFS);
  111. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 3,
  112. bc_base->ctrl_base + BCM2838_GIC_BASE + GIC_VCPU_OFS);
  113. for (int n = 0; n < BCM283X_NCPUS; n++) {
  114. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 4 + n,
  115. bc_base->ctrl_base + BCM2838_GIC_BASE
  116. + GIC_VIFACE_OTHER_OFS(n));
  117. }
  118. gicdev = DEVICE(&s->gic);
  119. for (int n = 0; n < BCM283X_NCPUS; n++) {
  120. DeviceState *cpudev = DEVICE(&s_base->cpu[n]);
  121. /* Connect the GICv2 outputs to the CPU */
  122. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), n,
  123. qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
  124. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), n + BCM283X_NCPUS,
  125. qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
  126. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), n + 2 * BCM283X_NCPUS,
  127. qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ));
  128. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), n + 3 * BCM283X_NCPUS,
  129. qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ));
  130. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), n + 4 * BCM283X_NCPUS,
  131. qdev_get_gpio_in(gicdev,
  132. PPI(n, GIC400_MAINTENANCE_IRQ)));
  133. /* Connect timers from the CPU to the interrupt controller */
  134. qdev_connect_gpio_out(cpudev, GTIMER_PHYS,
  135. qdev_get_gpio_in(gicdev, PPI(n, GIC400_TIMER_NS_EL1_IRQ)));
  136. qdev_connect_gpio_out(cpudev, GTIMER_VIRT,
  137. qdev_get_gpio_in(gicdev, PPI(n, GIC400_TIMER_VIRT_IRQ)));
  138. qdev_connect_gpio_out(cpudev, GTIMER_HYP,
  139. qdev_get_gpio_in(gicdev, PPI(n, GIC400_TIMER_NS_EL2_IRQ)));
  140. qdev_connect_gpio_out(cpudev, GTIMER_SEC,
  141. qdev_get_gpio_in(gicdev, PPI(n, GIC400_TIMER_S_EL1_IRQ)));
  142. /* PMU interrupt */
  143. qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0,
  144. qdev_get_gpio_in(gicdev, PPI(n, VIRTUAL_PMU_IRQ)));
  145. }
  146. /* Connect UART0 to the interrupt controller */
  147. sysbus_connect_irq(SYS_BUS_DEVICE(&ps_base->uart0), 0,
  148. qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_UART0));
  149. /* Connect AUX / UART1 to the interrupt controller */
  150. sysbus_connect_irq(SYS_BUS_DEVICE(&ps_base->aux), 0,
  151. qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_AUX_UART1));
  152. /* Connect VC mailbox to the interrupt controller */
  153. sysbus_connect_irq(SYS_BUS_DEVICE(&ps_base->mboxes), 0,
  154. qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_MBOX));
  155. /* Connect SD host to the interrupt controller */
  156. sysbus_connect_irq(SYS_BUS_DEVICE(&ps_base->sdhost), 0,
  157. qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_SDHOST));
  158. /* According to DTS, EMMC and EMMC2 share one irq */
  159. DeviceState *mmc_irq_orgate = DEVICE(&ps->mmc_irq_orgate);
  160. /* Connect EMMC and EMMC2 to the interrupt controller */
  161. qdev_connect_gpio_out(mmc_irq_orgate, 0,
  162. qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_EMMC_EMMC2));
  163. /* Connect USB OTG and MPHI to the interrupt controller */
  164. sysbus_connect_irq(SYS_BUS_DEVICE(&ps_base->mphi), 0,
  165. qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_MPHI));
  166. sysbus_connect_irq(SYS_BUS_DEVICE(&ps_base->dwc2), 0,
  167. qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_DWC2));
  168. /* Connect DMA 0-6 to the interrupt controller */
  169. for (int n = GIC_SPI_INTERRUPT_DMA_0; n <= GIC_SPI_INTERRUPT_DMA_6; n++) {
  170. sysbus_connect_irq(SYS_BUS_DEVICE(&ps_base->dma),
  171. n - GIC_SPI_INTERRUPT_DMA_0,
  172. qdev_get_gpio_in(gicdev, n));
  173. }
  174. /* According to DTS, DMA 7 and 8 share one irq */
  175. DeviceState *dma_7_8_irq_orgate = DEVICE(&ps->dma_7_8_irq_orgate);
  176. /* Connect DMA 7-8 to the interrupt controller */
  177. qdev_connect_gpio_out(dma_7_8_irq_orgate, 0,
  178. qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_DMA_7_8));
  179. /* According to DTS, DMA 9 and 10 share one irq */
  180. DeviceState *dma_9_10_irq_orgate = DEVICE(&ps->dma_9_10_irq_orgate);
  181. /* Connect DMA 9-10 to the interrupt controller */
  182. qdev_connect_gpio_out(dma_9_10_irq_orgate, 0,
  183. qdev_get_gpio_in(gicdev, GIC_SPI_INTERRUPT_DMA_9_10));
  184. /* Pass through inbound GPIO lines to the GIC */
  185. qdev_init_gpio_in(dev, bcm2838_gic_set_irq, GIC_NUM_IRQS);
  186. /* Pass through outbound IRQ lines from the GIC */
  187. qdev_pass_gpios(DEVICE(&s->gic), DEVICE(&s->peripherals), NULL);
  188. }
  189. static void bcm2838_class_init(ObjectClass *oc, void *data)
  190. {
  191. DeviceClass *dc = DEVICE_CLASS(oc);
  192. BCM283XBaseClass *bc_base = BCM283X_BASE_CLASS(oc);
  193. bc_base->cpu_type = ARM_CPU_TYPE_NAME("cortex-a72");
  194. bc_base->core_count = BCM283X_NCPUS;
  195. bc_base->peri_base = 0xfe000000;
  196. bc_base->ctrl_base = 0xff800000;
  197. bc_base->clusterid = 0x0;
  198. dc->realize = bcm2838_realize;
  199. }
  200. static const TypeInfo bcm2838_type = {
  201. .name = TYPE_BCM2838,
  202. .parent = TYPE_BCM283X_BASE,
  203. .instance_size = sizeof(BCM2838State),
  204. .instance_init = bcm2838_init,
  205. .class_size = sizeof(BCM283XBaseClass),
  206. .class_init = bcm2838_class_init,
  207. };
  208. static void bcm2838_register_types(void)
  209. {
  210. type_register_static(&bcm2838_type);
  211. }
  212. type_init(bcm2838_register_types);