bcm2835_peripherals.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. /*
  2. * Raspberry Pi emulation (c) 2012 Gregory Estrade
  3. * Upstreaming code cleanup [including bcm2835_*] (c) 2013 Jan Petrous
  4. *
  5. * Rasperry Pi 2 emulation and refactoring Copyright (c) 2015, Microsoft
  6. * Written by Andrew Baumann
  7. *
  8. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  9. * See the COPYING file in the top-level directory.
  10. */
  11. #include "qemu/osdep.h"
  12. #include "qapi/error.h"
  13. #include "qemu/module.h"
  14. #include "hw/arm/bcm2835_peripherals.h"
  15. #include "hw/misc/bcm2835_mbox_defs.h"
  16. #include "hw/arm/raspi_platform.h"
  17. #include "system/system.h"
  18. /* Peripheral base address on the VC (GPU) system bus */
  19. #define BCM2835_VC_PERI_BASE 0x7e000000
  20. /* Capabilities for SD controller: no DMA, high-speed, default clocks etc. */
  21. #define BCM2835_SDHC_CAPAREG 0x52134b4
  22. /*
  23. * According to Linux driver & DTS, dma channels 0--10 have separate IRQ,
  24. * while channels 11--14 share one IRQ:
  25. */
  26. #define SEPARATE_DMA_IRQ_MAX 10
  27. #define ORGATED_DMA_IRQ_COUNT 4
  28. /* All three I2C controllers share the same IRQ */
  29. #define ORGATED_I2C_IRQ_COUNT 3
  30. void create_unimp(BCMSocPeripheralBaseState *ps,
  31. UnimplementedDeviceState *uds,
  32. const char *name, hwaddr ofs, hwaddr size)
  33. {
  34. object_initialize_child(OBJECT(ps), name, uds, TYPE_UNIMPLEMENTED_DEVICE);
  35. qdev_prop_set_string(DEVICE(uds), "name", name);
  36. qdev_prop_set_uint64(DEVICE(uds), "size", size);
  37. sysbus_realize(SYS_BUS_DEVICE(uds), &error_fatal);
  38. memory_region_add_subregion_overlap(&ps->peri_mr, ofs,
  39. sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0), -1000);
  40. }
  41. static void bcm2835_peripherals_init(Object *obj)
  42. {
  43. BCM2835PeripheralState *s = BCM2835_PERIPHERALS(obj);
  44. BCMSocPeripheralBaseState *s_base = BCM_SOC_PERIPHERALS_BASE(obj);
  45. /* Random Number Generator */
  46. object_initialize_child(obj, "rng", &s->rng, TYPE_BCM2835_RNG);
  47. /* Thermal */
  48. object_initialize_child(obj, "thermal", &s->thermal, TYPE_BCM2835_THERMAL);
  49. /* GPIO */
  50. object_initialize_child(obj, "gpio", &s->gpio, TYPE_BCM2835_GPIO);
  51. object_property_add_const_link(OBJECT(&s->gpio), "sdbus-sdhci",
  52. OBJECT(&s_base->sdhci.sdbus));
  53. object_property_add_const_link(OBJECT(&s->gpio), "sdbus-sdhost",
  54. OBJECT(&s_base->sdhost.sdbus));
  55. /* Gated DMA interrupts */
  56. object_initialize_child(obj, "orgated-dma-irq",
  57. &s_base->orgated_dma_irq, TYPE_OR_IRQ);
  58. object_property_set_int(OBJECT(&s_base->orgated_dma_irq), "num-lines",
  59. ORGATED_DMA_IRQ_COUNT, &error_abort);
  60. }
  61. static void raspi_peripherals_base_init(Object *obj)
  62. {
  63. BCMSocPeripheralBaseState *s = BCM_SOC_PERIPHERALS_BASE(obj);
  64. BCMSocPeripheralBaseClass *bc = BCM_SOC_PERIPHERALS_BASE_GET_CLASS(obj);
  65. /* Memory region for peripheral devices, which we export to our parent */
  66. memory_region_init(&s->peri_mr, obj, "bcm2835-peripherals", bc->peri_size);
  67. sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->peri_mr);
  68. /* Internal memory region for peripheral bus addresses (not exported) */
  69. memory_region_init(&s->gpu_bus_mr, obj, "bcm2835-gpu", (uint64_t)1 << 32);
  70. /* Internal memory region for request/response communication with
  71. * mailbox-addressable peripherals (not exported)
  72. */
  73. memory_region_init(&s->mbox_mr, obj, "bcm2835-mbox",
  74. MBOX_CHAN_COUNT << MBOX_AS_CHAN_SHIFT);
  75. /* Interrupt Controller */
  76. object_initialize_child(obj, "ic", &s->ic, TYPE_BCM2835_IC);
  77. /* SYS Timer */
  78. object_initialize_child(obj, "systimer", &s->systmr,
  79. TYPE_BCM2835_SYSTIMER);
  80. /* UART0 */
  81. object_initialize_child(obj, "uart0", &s->uart0, TYPE_PL011);
  82. /* AUX / UART1 */
  83. object_initialize_child(obj, "aux", &s->aux, TYPE_BCM2835_AUX);
  84. /* Mailboxes */
  85. object_initialize_child(obj, "mbox", &s->mboxes, TYPE_BCM2835_MBOX);
  86. object_property_add_const_link(OBJECT(&s->mboxes), "mbox-mr",
  87. OBJECT(&s->mbox_mr));
  88. /* Framebuffer */
  89. object_initialize_child(obj, "fb", &s->fb, TYPE_BCM2835_FB);
  90. object_property_add_alias(obj, "vcram-size", OBJECT(&s->fb), "vcram-size");
  91. object_property_add_alias(obj, "vcram-base", OBJECT(&s->fb), "vcram-base");
  92. object_property_add_const_link(OBJECT(&s->fb), "dma-mr",
  93. OBJECT(&s->gpu_bus_mr));
  94. /* OTP */
  95. object_initialize_child(obj, "bcm2835-otp", &s->otp,
  96. TYPE_BCM2835_OTP);
  97. /* Property channel */
  98. object_initialize_child(obj, "property", &s->property,
  99. TYPE_BCM2835_PROPERTY);
  100. object_property_add_alias(obj, "board-rev", OBJECT(&s->property),
  101. "board-rev");
  102. object_property_add_alias(obj, "command-line", OBJECT(&s->property),
  103. "command-line");
  104. object_property_add_const_link(OBJECT(&s->property), "fb",
  105. OBJECT(&s->fb));
  106. object_property_add_const_link(OBJECT(&s->property), "dma-mr",
  107. OBJECT(&s->gpu_bus_mr));
  108. object_property_add_const_link(OBJECT(&s->property), "otp",
  109. OBJECT(&s->otp));
  110. /* Extended Mass Media Controller */
  111. object_initialize_child(obj, "sdhci", &s->sdhci, TYPE_SYSBUS_SDHCI);
  112. /* SDHOST */
  113. object_initialize_child(obj, "sdhost", &s->sdhost, TYPE_BCM2835_SDHOST);
  114. /* DMA Channels */
  115. object_initialize_child(obj, "dma", &s->dma, TYPE_BCM2835_DMA);
  116. object_property_add_const_link(OBJECT(&s->dma), "dma-mr",
  117. OBJECT(&s->gpu_bus_mr));
  118. /* Mphi */
  119. object_initialize_child(obj, "mphi", &s->mphi, TYPE_BCM2835_MPHI);
  120. /* DWC2 */
  121. object_initialize_child(obj, "dwc2", &s->dwc2, TYPE_DWC2_USB);
  122. /* CPRMAN clock manager */
  123. object_initialize_child(obj, "cprman", &s->cprman, TYPE_BCM2835_CPRMAN);
  124. object_property_add_const_link(OBJECT(&s->dwc2), "dma-mr",
  125. OBJECT(&s->gpu_bus_mr));
  126. /* Power Management */
  127. object_initialize_child(obj, "powermgt", &s->powermgt,
  128. TYPE_BCM2835_POWERMGT);
  129. /* SPI */
  130. object_initialize_child(obj, "bcm2835-spi0", &s->spi[0],
  131. TYPE_BCM2835_SPI);
  132. /* I2C */
  133. object_initialize_child(obj, "bcm2835-i2c0", &s->i2c[0],
  134. TYPE_BCM2835_I2C);
  135. object_initialize_child(obj, "bcm2835-i2c1", &s->i2c[1],
  136. TYPE_BCM2835_I2C);
  137. object_initialize_child(obj, "bcm2835-i2c2", &s->i2c[2],
  138. TYPE_BCM2835_I2C);
  139. object_initialize_child(obj, "orgated-i2c-irq",
  140. &s->orgated_i2c_irq, TYPE_OR_IRQ);
  141. object_property_set_int(OBJECT(&s->orgated_i2c_irq), "num-lines",
  142. ORGATED_I2C_IRQ_COUNT, &error_abort);
  143. }
  144. static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp)
  145. {
  146. MemoryRegion *mphi_mr;
  147. BCM2835PeripheralState *s = BCM2835_PERIPHERALS(dev);
  148. BCMSocPeripheralBaseState *s_base = BCM_SOC_PERIPHERALS_BASE(dev);
  149. int n;
  150. bcm_soc_peripherals_common_realize(dev, errp);
  151. /* Extended Mass Media Controller */
  152. sysbus_connect_irq(SYS_BUS_DEVICE(&s_base->sdhci), 0,
  153. qdev_get_gpio_in_named(DEVICE(&s_base->ic), BCM2835_IC_GPU_IRQ,
  154. INTERRUPT_ARASANSDIO));
  155. /* Connect DMA 0-12 to the interrupt controller */
  156. for (n = 0; n <= SEPARATE_DMA_IRQ_MAX; n++) {
  157. sysbus_connect_irq(SYS_BUS_DEVICE(&s_base->dma), n,
  158. qdev_get_gpio_in_named(DEVICE(&s_base->ic),
  159. BCM2835_IC_GPU_IRQ,
  160. INTERRUPT_DMA0 + n));
  161. }
  162. if (!qdev_realize(DEVICE(&s_base->orgated_dma_irq), NULL, errp)) {
  163. return;
  164. }
  165. for (n = 0; n < ORGATED_DMA_IRQ_COUNT; n++) {
  166. sysbus_connect_irq(SYS_BUS_DEVICE(&s_base->dma),
  167. SEPARATE_DMA_IRQ_MAX + 1 + n,
  168. qdev_get_gpio_in(DEVICE(&s_base->orgated_dma_irq), n));
  169. }
  170. qdev_connect_gpio_out(DEVICE(&s_base->orgated_dma_irq), 0,
  171. qdev_get_gpio_in_named(DEVICE(&s_base->ic),
  172. BCM2835_IC_GPU_IRQ,
  173. INTERRUPT_DMA0 + SEPARATE_DMA_IRQ_MAX + 1));
  174. /* Random Number Generator */
  175. if (!sysbus_realize(SYS_BUS_DEVICE(&s->rng), errp)) {
  176. return;
  177. }
  178. memory_region_add_subregion(
  179. &s_base->peri_mr, RNG_OFFSET,
  180. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->rng), 0));
  181. /* THERMAL */
  182. if (!sysbus_realize(SYS_BUS_DEVICE(&s->thermal), errp)) {
  183. return;
  184. }
  185. memory_region_add_subregion(&s_base->peri_mr, THERMAL_OFFSET,
  186. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->thermal), 0));
  187. /* Map MPHI to the peripherals memory map */
  188. mphi_mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s_base->mphi), 0);
  189. memory_region_add_subregion(&s_base->peri_mr, MPHI_OFFSET, mphi_mr);
  190. /* GPIO */
  191. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) {
  192. return;
  193. }
  194. memory_region_add_subregion(
  195. &s_base->peri_mr, GPIO_OFFSET,
  196. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gpio), 0));
  197. object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->gpio), "sd-bus");
  198. }
  199. void bcm_soc_peripherals_common_realize(DeviceState *dev, Error **errp)
  200. {
  201. BCMSocPeripheralBaseState *s = BCM_SOC_PERIPHERALS_BASE(dev);
  202. Object *obj;
  203. MemoryRegion *ram;
  204. Error *err = NULL;
  205. uint64_t ram_size, vcram_size, vcram_base;
  206. int n;
  207. obj = object_property_get_link(OBJECT(dev), "ram", &error_abort);
  208. ram = MEMORY_REGION(obj);
  209. ram_size = memory_region_size(ram);
  210. /* Map peripherals and RAM into the GPU address space. */
  211. memory_region_init_alias(&s->peri_mr_alias, OBJECT(s),
  212. "bcm2835-peripherals", &s->peri_mr, 0,
  213. memory_region_size(&s->peri_mr));
  214. memory_region_add_subregion_overlap(&s->gpu_bus_mr, BCM2835_VC_PERI_BASE,
  215. &s->peri_mr_alias, 1);
  216. /* RAM is aliased four times (different cache configurations) on the GPU */
  217. for (n = 0; n < 4; n++) {
  218. memory_region_init_alias(&s->ram_alias[n], OBJECT(s),
  219. "bcm2835-gpu-ram-alias[*]", ram, 0, ram_size);
  220. memory_region_add_subregion_overlap(&s->gpu_bus_mr, (hwaddr)n << 30,
  221. &s->ram_alias[n], 0);
  222. }
  223. /* Interrupt Controller */
  224. if (!sysbus_realize(SYS_BUS_DEVICE(&s->ic), errp)) {
  225. return;
  226. }
  227. /* CPRMAN clock manager */
  228. if (!sysbus_realize(SYS_BUS_DEVICE(&s->cprman), errp)) {
  229. return;
  230. }
  231. memory_region_add_subregion(&s->peri_mr, CPRMAN_OFFSET,
  232. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cprman), 0));
  233. qdev_connect_clock_in(DEVICE(&s->uart0), "clk",
  234. qdev_get_clock_out(DEVICE(&s->cprman), "uart-out"));
  235. memory_region_add_subregion(&s->peri_mr, ARMCTRL_IC_OFFSET,
  236. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->ic), 0));
  237. sysbus_pass_irq(SYS_BUS_DEVICE(s), SYS_BUS_DEVICE(&s->ic));
  238. /* Sys Timer */
  239. if (!sysbus_realize(SYS_BUS_DEVICE(&s->systmr), errp)) {
  240. return;
  241. }
  242. memory_region_add_subregion(&s->peri_mr, ST_OFFSET,
  243. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->systmr), 0));
  244. sysbus_connect_irq(SYS_BUS_DEVICE(&s->systmr), 0,
  245. qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ,
  246. INTERRUPT_TIMER0));
  247. sysbus_connect_irq(SYS_BUS_DEVICE(&s->systmr), 1,
  248. qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ,
  249. INTERRUPT_TIMER1));
  250. sysbus_connect_irq(SYS_BUS_DEVICE(&s->systmr), 2,
  251. qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ,
  252. INTERRUPT_TIMER2));
  253. sysbus_connect_irq(SYS_BUS_DEVICE(&s->systmr), 3,
  254. qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ,
  255. INTERRUPT_TIMER3));
  256. /* UART0 */
  257. qdev_prop_set_chr(DEVICE(&s->uart0), "chardev", serial_hd(0));
  258. if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart0), errp)) {
  259. return;
  260. }
  261. memory_region_add_subregion(&s->peri_mr, UART0_OFFSET,
  262. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart0), 0));
  263. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart0), 0,
  264. qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ,
  265. INTERRUPT_UART0));
  266. /* AUX / UART1 */
  267. qdev_prop_set_chr(DEVICE(&s->aux), "chardev", serial_hd(1));
  268. if (!sysbus_realize(SYS_BUS_DEVICE(&s->aux), errp)) {
  269. return;
  270. }
  271. memory_region_add_subregion(&s->peri_mr, AUX_OFFSET,
  272. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->aux), 0));
  273. sysbus_connect_irq(SYS_BUS_DEVICE(&s->aux), 0,
  274. qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ,
  275. INTERRUPT_AUX));
  276. /* Mailboxes */
  277. if (!sysbus_realize(SYS_BUS_DEVICE(&s->mboxes), errp)) {
  278. return;
  279. }
  280. memory_region_add_subregion(&s->peri_mr, ARMCTRL_0_SBM_OFFSET,
  281. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->mboxes), 0));
  282. sysbus_connect_irq(SYS_BUS_DEVICE(&s->mboxes), 0,
  283. qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_ARM_IRQ,
  284. INTERRUPT_ARM_MAILBOX));
  285. /* Framebuffer */
  286. vcram_size = object_property_get_uint(OBJECT(s), "vcram-size", &err);
  287. if (err) {
  288. error_propagate(errp, err);
  289. return;
  290. }
  291. vcram_base = object_property_get_uint(OBJECT(s), "vcram-base", &err);
  292. if (err) {
  293. error_propagate(errp, err);
  294. return;
  295. }
  296. if (vcram_base == 0) {
  297. vcram_base = ram_size - vcram_size;
  298. }
  299. vcram_base = MIN(vcram_base, UPPER_RAM_BASE - vcram_size);
  300. if (!object_property_set_uint(OBJECT(&s->fb), "vcram-base", vcram_base,
  301. errp)) {
  302. return;
  303. }
  304. if (!sysbus_realize(SYS_BUS_DEVICE(&s->fb), errp)) {
  305. return;
  306. }
  307. memory_region_add_subregion(&s->mbox_mr, MBOX_CHAN_FB << MBOX_AS_CHAN_SHIFT,
  308. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->fb), 0));
  309. sysbus_connect_irq(SYS_BUS_DEVICE(&s->fb), 0,
  310. qdev_get_gpio_in(DEVICE(&s->mboxes), MBOX_CHAN_FB));
  311. /* OTP */
  312. if (!sysbus_realize(SYS_BUS_DEVICE(&s->otp), errp)) {
  313. return;
  314. }
  315. memory_region_add_subregion(&s->peri_mr, OTP_OFFSET,
  316. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->otp), 0));
  317. /* Property channel */
  318. if (!sysbus_realize(SYS_BUS_DEVICE(&s->property), errp)) {
  319. return;
  320. }
  321. memory_region_add_subregion(&s->mbox_mr,
  322. MBOX_CHAN_PROPERTY << MBOX_AS_CHAN_SHIFT,
  323. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->property), 0));
  324. sysbus_connect_irq(SYS_BUS_DEVICE(&s->property), 0,
  325. qdev_get_gpio_in(DEVICE(&s->mboxes), MBOX_CHAN_PROPERTY));
  326. /* Extended Mass Media Controller
  327. *
  328. * Compatible with:
  329. * - SD Host Controller Specification Version 3.0 Draft 1.0
  330. * - SDIO Specification Version 3.0
  331. * - MMC Specification Version 4.4
  332. *
  333. * For the exact details please refer to the Arasan documentation:
  334. * SD3.0_Host_AHB_eMMC4.4_Usersguide_ver5.9_jan11_10.pdf
  335. */
  336. object_property_set_uint(OBJECT(&s->sdhci), "sd-spec-version", 3,
  337. &error_abort);
  338. object_property_set_uint(OBJECT(&s->sdhci), "capareg",
  339. BCM2835_SDHC_CAPAREG, &error_abort);
  340. object_property_set_bool(OBJECT(&s->sdhci), "pending-insert-quirk", true,
  341. &error_abort);
  342. if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp)) {
  343. return;
  344. }
  345. memory_region_add_subregion(&s->peri_mr, EMMC1_OFFSET,
  346. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->sdhci), 0));
  347. /* SDHOST */
  348. if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhost), errp)) {
  349. return;
  350. }
  351. memory_region_add_subregion(&s->peri_mr, MMCI0_OFFSET,
  352. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->sdhost), 0));
  353. sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhost), 0,
  354. qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ,
  355. INTERRUPT_SDIO));
  356. /* DMA Channels */
  357. if (!sysbus_realize(SYS_BUS_DEVICE(&s->dma), errp)) {
  358. return;
  359. }
  360. memory_region_add_subregion(&s->peri_mr, DMA_OFFSET,
  361. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dma), 0));
  362. memory_region_add_subregion(&s->peri_mr, DMA15_OFFSET,
  363. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dma), 1));
  364. /* Mphi */
  365. if (!sysbus_realize(SYS_BUS_DEVICE(&s->mphi), errp)) {
  366. return;
  367. }
  368. sysbus_connect_irq(SYS_BUS_DEVICE(&s->mphi), 0,
  369. qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ,
  370. INTERRUPT_HOSTPORT));
  371. /* DWC2 */
  372. if (!sysbus_realize(SYS_BUS_DEVICE(&s->dwc2), errp)) {
  373. return;
  374. }
  375. memory_region_add_subregion(&s->peri_mr, USB_OTG_OFFSET,
  376. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dwc2), 0));
  377. sysbus_connect_irq(SYS_BUS_DEVICE(&s->dwc2), 0,
  378. qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ,
  379. INTERRUPT_USB));
  380. /* Power Management */
  381. if (!sysbus_realize(SYS_BUS_DEVICE(&s->powermgt), errp)) {
  382. return;
  383. }
  384. memory_region_add_subregion(&s->peri_mr, PM_OFFSET,
  385. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->powermgt), 0));
  386. /* SPI */
  387. if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[0]), errp)) {
  388. return;
  389. }
  390. memory_region_add_subregion(&s->peri_mr, SPI0_OFFSET,
  391. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->spi[0]), 0));
  392. sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[0]), 0,
  393. qdev_get_gpio_in_named(DEVICE(&s->ic),
  394. BCM2835_IC_GPU_IRQ,
  395. INTERRUPT_SPI));
  396. /* I2C */
  397. for (n = 0; n < 3; n++) {
  398. if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c[n]), errp)) {
  399. return;
  400. }
  401. }
  402. memory_region_add_subregion(&s->peri_mr, BSC0_OFFSET,
  403. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->i2c[0]), 0));
  404. memory_region_add_subregion(&s->peri_mr, BSC1_OFFSET,
  405. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->i2c[1]), 0));
  406. memory_region_add_subregion(&s->peri_mr, BSC2_OFFSET,
  407. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->i2c[2]), 0));
  408. if (!qdev_realize(DEVICE(&s->orgated_i2c_irq), NULL, errp)) {
  409. return;
  410. }
  411. for (n = 0; n < ORGATED_I2C_IRQ_COUNT; n++) {
  412. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[n]), 0,
  413. qdev_get_gpio_in(DEVICE(&s->orgated_i2c_irq), n));
  414. }
  415. qdev_connect_gpio_out(DEVICE(&s->orgated_i2c_irq), 0,
  416. qdev_get_gpio_in_named(DEVICE(&s->ic),
  417. BCM2835_IC_GPU_IRQ,
  418. INTERRUPT_I2C));
  419. create_unimp(s, &s->txp, "bcm2835-txp", TXP_OFFSET, 0x1000);
  420. create_unimp(s, &s->armtmr, "bcm2835-sp804", ARMCTRL_TIMER0_1_OFFSET, 0x40);
  421. create_unimp(s, &s->i2s, "bcm2835-i2s", I2S_OFFSET, 0x100);
  422. create_unimp(s, &s->smi, "bcm2835-smi", SMI_OFFSET, 0x100);
  423. create_unimp(s, &s->bscsl, "bcm2835-spis", BSC_SL_OFFSET, 0x100);
  424. create_unimp(s, &s->dbus, "bcm2835-dbus", DBUS_OFFSET, 0x8000);
  425. create_unimp(s, &s->ave0, "bcm2835-ave0", AVE0_OFFSET, 0x8000);
  426. create_unimp(s, &s->v3d, "bcm2835-v3d", V3D_OFFSET, 0x1000);
  427. create_unimp(s, &s->sdramc, "bcm2835-sdramc", SDRAMC_OFFSET, 0x100);
  428. }
  429. static void bcm2835_peripherals_class_init(ObjectClass *oc, void *data)
  430. {
  431. DeviceClass *dc = DEVICE_CLASS(oc);
  432. BCMSocPeripheralBaseClass *bc = BCM_SOC_PERIPHERALS_BASE_CLASS(oc);
  433. bc->peri_size = 0x1000000;
  434. dc->realize = bcm2835_peripherals_realize;
  435. }
  436. static const TypeInfo bcm2835_peripherals_types[] = {
  437. {
  438. .name = TYPE_BCM2835_PERIPHERALS,
  439. .parent = TYPE_BCM_SOC_PERIPHERALS_BASE,
  440. .instance_size = sizeof(BCM2835PeripheralState),
  441. .instance_init = bcm2835_peripherals_init,
  442. .class_init = bcm2835_peripherals_class_init,
  443. }, {
  444. .name = TYPE_BCM_SOC_PERIPHERALS_BASE,
  445. .parent = TYPE_SYS_BUS_DEVICE,
  446. .instance_size = sizeof(BCMSocPeripheralBaseState),
  447. .instance_init = raspi_peripherals_base_init,
  448. .class_size = sizeof(BCMSocPeripheralBaseClass),
  449. .abstract = true,
  450. }
  451. };
  452. DEFINE_TYPES(bcm2835_peripherals_types)