2
0

aspeed.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860
  1. /*
  2. * OpenPOWER Palmetto BMC
  3. *
  4. * Andrew Jeffery <andrew@aj.id.au>
  5. *
  6. * Copyright 2016 IBM Corp.
  7. *
  8. * This code is licensed under the GPL version 2 or later. See
  9. * the COPYING file in the top-level directory.
  10. */
  11. #include "qemu/osdep.h"
  12. #include "qapi/error.h"
  13. #include "hw/arm/boot.h"
  14. #include "hw/arm/aspeed.h"
  15. #include "hw/arm/aspeed_soc.h"
  16. #include "hw/arm/aspeed_eeprom.h"
  17. #include "hw/block/flash.h"
  18. #include "hw/i2c/i2c_mux_pca954x.h"
  19. #include "hw/i2c/smbus_eeprom.h"
  20. #include "hw/gpio/pca9552.h"
  21. #include "hw/nvram/eeprom_at24c.h"
  22. #include "hw/sensor/tmp105.h"
  23. #include "hw/misc/led.h"
  24. #include "hw/qdev-properties.h"
  25. #include "system/block-backend.h"
  26. #include "system/reset.h"
  27. #include "hw/loader.h"
  28. #include "qemu/error-report.h"
  29. #include "qemu/units.h"
  30. #include "hw/qdev-clock.h"
  31. #include "system/system.h"
  32. static struct arm_boot_info aspeed_board_binfo = {
  33. .board_id = -1, /* device-tree-only board */
  34. };
  35. struct AspeedMachineState {
  36. /* Private */
  37. MachineState parent_obj;
  38. /* Public */
  39. AspeedSoCState *soc;
  40. MemoryRegion boot_rom;
  41. bool mmio_exec;
  42. uint32_t uart_chosen;
  43. char *fmc_model;
  44. char *spi_model;
  45. uint32_t hw_strap1;
  46. };
  47. /* On 32-bit hosts, lower RAM to 1G because of the 2047 MB limit */
  48. #if HOST_LONG_BITS == 32
  49. #define ASPEED_RAM_SIZE(sz) MIN((sz), 1 * GiB)
  50. #else
  51. #define ASPEED_RAM_SIZE(sz) (sz)
  52. #endif
  53. /* Palmetto hardware value: 0x120CE416 */
  54. #define PALMETTO_BMC_HW_STRAP1 ( \
  55. SCU_AST2400_HW_STRAP_DRAM_SIZE(DRAM_SIZE_256MB) | \
  56. SCU_AST2400_HW_STRAP_DRAM_CONFIG(2 /* DDR3 with CL=6, CWL=5 */) | \
  57. SCU_AST2400_HW_STRAP_ACPI_DIS | \
  58. SCU_AST2400_HW_STRAP_SET_CLK_SOURCE(AST2400_CLK_48M_IN) | \
  59. SCU_HW_STRAP_VGA_CLASS_CODE | \
  60. SCU_HW_STRAP_LPC_RESET_PIN | \
  61. SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_M_S_EN) | \
  62. SCU_AST2400_HW_STRAP_SET_CPU_AHB_RATIO(AST2400_CPU_AHB_RATIO_2_1) | \
  63. SCU_HW_STRAP_SPI_WIDTH | \
  64. SCU_HW_STRAP_VGA_SIZE_SET(VGA_16M_DRAM) | \
  65. SCU_AST2400_HW_STRAP_BOOT_MODE(AST2400_SPI_BOOT))
  66. /* TODO: Find the actual hardware value */
  67. #define SUPERMICROX11_BMC_HW_STRAP1 ( \
  68. SCU_AST2400_HW_STRAP_DRAM_SIZE(DRAM_SIZE_128MB) | \
  69. SCU_AST2400_HW_STRAP_DRAM_CONFIG(2) | \
  70. SCU_AST2400_HW_STRAP_ACPI_DIS | \
  71. SCU_AST2400_HW_STRAP_SET_CLK_SOURCE(AST2400_CLK_48M_IN) | \
  72. SCU_HW_STRAP_VGA_CLASS_CODE | \
  73. SCU_HW_STRAP_LPC_RESET_PIN | \
  74. SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_M_S_EN) | \
  75. SCU_AST2400_HW_STRAP_SET_CPU_AHB_RATIO(AST2400_CPU_AHB_RATIO_2_1) | \
  76. SCU_HW_STRAP_SPI_WIDTH | \
  77. SCU_HW_STRAP_VGA_SIZE_SET(VGA_16M_DRAM) | \
  78. SCU_AST2400_HW_STRAP_BOOT_MODE(AST2400_SPI_BOOT))
  79. /* TODO: Find the actual hardware value */
  80. #define SUPERMICRO_X11SPI_BMC_HW_STRAP1 ( \
  81. AST2500_HW_STRAP1_DEFAULTS | \
  82. SCU_AST2500_HW_STRAP_SPI_AUTOFETCH_ENABLE | \
  83. SCU_AST2500_HW_STRAP_GPIO_STRAP_ENABLE | \
  84. SCU_AST2500_HW_STRAP_UART_DEBUG | \
  85. SCU_AST2500_HW_STRAP_DDR4_ENABLE | \
  86. SCU_HW_STRAP_SPI_WIDTH | \
  87. SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_M_S_EN))
  88. /* AST2500 evb hardware value: 0xF100C2E6 */
  89. #define AST2500_EVB_HW_STRAP1 (( \
  90. AST2500_HW_STRAP1_DEFAULTS | \
  91. SCU_AST2500_HW_STRAP_SPI_AUTOFETCH_ENABLE | \
  92. SCU_AST2500_HW_STRAP_GPIO_STRAP_ENABLE | \
  93. SCU_AST2500_HW_STRAP_UART_DEBUG | \
  94. SCU_AST2500_HW_STRAP_DDR4_ENABLE | \
  95. SCU_HW_STRAP_MAC1_RGMII | \
  96. SCU_HW_STRAP_MAC0_RGMII) & \
  97. ~SCU_HW_STRAP_2ND_BOOT_WDT)
  98. /* Romulus hardware value: 0xF10AD206 */
  99. #define ROMULUS_BMC_HW_STRAP1 ( \
  100. AST2500_HW_STRAP1_DEFAULTS | \
  101. SCU_AST2500_HW_STRAP_SPI_AUTOFETCH_ENABLE | \
  102. SCU_AST2500_HW_STRAP_GPIO_STRAP_ENABLE | \
  103. SCU_AST2500_HW_STRAP_UART_DEBUG | \
  104. SCU_AST2500_HW_STRAP_DDR4_ENABLE | \
  105. SCU_AST2500_HW_STRAP_ACPI_ENABLE | \
  106. SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER))
  107. /* Sonorapass hardware value: 0xF100D216 */
  108. #define SONORAPASS_BMC_HW_STRAP1 ( \
  109. SCU_AST2500_HW_STRAP_SPI_AUTOFETCH_ENABLE | \
  110. SCU_AST2500_HW_STRAP_GPIO_STRAP_ENABLE | \
  111. SCU_AST2500_HW_STRAP_UART_DEBUG | \
  112. SCU_AST2500_HW_STRAP_RESERVED28 | \
  113. SCU_AST2500_HW_STRAP_DDR4_ENABLE | \
  114. SCU_HW_STRAP_VGA_CLASS_CODE | \
  115. SCU_HW_STRAP_LPC_RESET_PIN | \
  116. SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER) | \
  117. SCU_AST2500_HW_STRAP_SET_AXI_AHB_RATIO(AXI_AHB_RATIO_2_1) | \
  118. SCU_HW_STRAP_VGA_BIOS_ROM | \
  119. SCU_HW_STRAP_VGA_SIZE_SET(VGA_16M_DRAM) | \
  120. SCU_AST2500_HW_STRAP_RESERVED1)
  121. #define G220A_BMC_HW_STRAP1 ( \
  122. SCU_AST2500_HW_STRAP_SPI_AUTOFETCH_ENABLE | \
  123. SCU_AST2500_HW_STRAP_GPIO_STRAP_ENABLE | \
  124. SCU_AST2500_HW_STRAP_UART_DEBUG | \
  125. SCU_AST2500_HW_STRAP_RESERVED28 | \
  126. SCU_AST2500_HW_STRAP_DDR4_ENABLE | \
  127. SCU_HW_STRAP_2ND_BOOT_WDT | \
  128. SCU_HW_STRAP_VGA_CLASS_CODE | \
  129. SCU_HW_STRAP_LPC_RESET_PIN | \
  130. SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER) | \
  131. SCU_AST2500_HW_STRAP_SET_AXI_AHB_RATIO(AXI_AHB_RATIO_2_1) | \
  132. SCU_HW_STRAP_VGA_SIZE_SET(VGA_64M_DRAM) | \
  133. SCU_AST2500_HW_STRAP_RESERVED1)
  134. /* FP5280G2 hardware value: 0XF100D286 */
  135. #define FP5280G2_BMC_HW_STRAP1 ( \
  136. SCU_AST2500_HW_STRAP_SPI_AUTOFETCH_ENABLE | \
  137. SCU_AST2500_HW_STRAP_GPIO_STRAP_ENABLE | \
  138. SCU_AST2500_HW_STRAP_UART_DEBUG | \
  139. SCU_AST2500_HW_STRAP_RESERVED28 | \
  140. SCU_AST2500_HW_STRAP_DDR4_ENABLE | \
  141. SCU_HW_STRAP_VGA_CLASS_CODE | \
  142. SCU_HW_STRAP_LPC_RESET_PIN | \
  143. SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER) | \
  144. SCU_AST2500_HW_STRAP_SET_AXI_AHB_RATIO(AXI_AHB_RATIO_2_1) | \
  145. SCU_HW_STRAP_MAC1_RGMII | \
  146. SCU_HW_STRAP_VGA_SIZE_SET(VGA_16M_DRAM) | \
  147. SCU_AST2500_HW_STRAP_RESERVED1)
  148. /* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */
  149. #define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1
  150. /* Quanta-Q71l hardware value */
  151. #define QUANTA_Q71L_BMC_HW_STRAP1 ( \
  152. SCU_AST2400_HW_STRAP_DRAM_SIZE(DRAM_SIZE_128MB) | \
  153. SCU_AST2400_HW_STRAP_DRAM_CONFIG(2/* DDR3 with CL=6, CWL=5 */) | \
  154. SCU_AST2400_HW_STRAP_ACPI_DIS | \
  155. SCU_AST2400_HW_STRAP_SET_CLK_SOURCE(AST2400_CLK_24M_IN) | \
  156. SCU_HW_STRAP_VGA_CLASS_CODE | \
  157. SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_PASS_THROUGH) | \
  158. SCU_AST2400_HW_STRAP_SET_CPU_AHB_RATIO(AST2400_CPU_AHB_RATIO_2_1) | \
  159. SCU_HW_STRAP_SPI_WIDTH | \
  160. SCU_HW_STRAP_VGA_SIZE_SET(VGA_8M_DRAM) | \
  161. SCU_AST2400_HW_STRAP_BOOT_MODE(AST2400_SPI_BOOT))
  162. /* AST2600 evb hardware value */
  163. #define AST2600_EVB_HW_STRAP1 0x000000C0
  164. #define AST2600_EVB_HW_STRAP2 0x00000003
  165. #ifdef TARGET_AARCH64
  166. /* AST2700 evb hardware value */
  167. /* SCU HW Strap1 */
  168. #define AST2700_EVB_HW_STRAP1 0x00000800
  169. /* SCUIO HW Strap1 */
  170. #define AST2700_EVB_HW_STRAP2 0x00000700
  171. #endif
  172. /* Rainier hardware value: (QEMU prototype) */
  173. #define RAINIER_BMC_HW_STRAP1 (0x00422016 | SCU_AST2600_HW_STRAP_BOOT_SRC_EMMC)
  174. #define RAINIER_BMC_HW_STRAP2 0x80000848
  175. /* Fuji hardware value */
  176. #define FUJI_BMC_HW_STRAP1 0x00000000
  177. #define FUJI_BMC_HW_STRAP2 0x00000000
  178. /* Bletchley hardware value */
  179. /* TODO: Leave same as EVB for now. */
  180. #define BLETCHLEY_BMC_HW_STRAP1 AST2600_EVB_HW_STRAP1
  181. #define BLETCHLEY_BMC_HW_STRAP2 AST2600_EVB_HW_STRAP2
  182. /* Qualcomm DC-SCM hardware value */
  183. #define QCOM_DC_SCM_V1_BMC_HW_STRAP1 0x00000000
  184. #define QCOM_DC_SCM_V1_BMC_HW_STRAP2 0x00000041
  185. #define AST_SMP_MAILBOX_BASE 0x1e6e2180
  186. #define AST_SMP_MBOX_FIELD_ENTRY (AST_SMP_MAILBOX_BASE + 0x0)
  187. #define AST_SMP_MBOX_FIELD_GOSIGN (AST_SMP_MAILBOX_BASE + 0x4)
  188. #define AST_SMP_MBOX_FIELD_READY (AST_SMP_MAILBOX_BASE + 0x8)
  189. #define AST_SMP_MBOX_FIELD_POLLINSN (AST_SMP_MAILBOX_BASE + 0xc)
  190. #define AST_SMP_MBOX_CODE (AST_SMP_MAILBOX_BASE + 0x10)
  191. #define AST_SMP_MBOX_GOSIGN 0xabbaab00
  192. static void aspeed_write_smpboot(ARMCPU *cpu,
  193. const struct arm_boot_info *info)
  194. {
  195. AddressSpace *as = arm_boot_address_space(cpu, info);
  196. static const ARMInsnFixup poll_mailbox_ready[] = {
  197. /*
  198. * r2 = per-cpu go sign value
  199. * r1 = AST_SMP_MBOX_FIELD_ENTRY
  200. * r0 = AST_SMP_MBOX_FIELD_GOSIGN
  201. */
  202. { 0xee100fb0 }, /* mrc p15, 0, r0, c0, c0, 5 */
  203. { 0xe21000ff }, /* ands r0, r0, #255 */
  204. { 0xe59f201c }, /* ldr r2, [pc, #28] */
  205. { 0xe1822000 }, /* orr r2, r2, r0 */
  206. { 0xe59f1018 }, /* ldr r1, [pc, #24] */
  207. { 0xe59f0018 }, /* ldr r0, [pc, #24] */
  208. { 0xe320f002 }, /* wfe */
  209. { 0xe5904000 }, /* ldr r4, [r0] */
  210. { 0xe1520004 }, /* cmp r2, r4 */
  211. { 0x1afffffb }, /* bne <wfe> */
  212. { 0xe591f000 }, /* ldr pc, [r1] */
  213. { AST_SMP_MBOX_GOSIGN },
  214. { AST_SMP_MBOX_FIELD_ENTRY },
  215. { AST_SMP_MBOX_FIELD_GOSIGN },
  216. { 0, FIXUP_TERMINATOR }
  217. };
  218. static const uint32_t fixupcontext[FIXUP_MAX] = { 0 };
  219. arm_write_bootloader("aspeed.smpboot", as, info->smp_loader_start,
  220. poll_mailbox_ready, fixupcontext);
  221. }
  222. static void aspeed_reset_secondary(ARMCPU *cpu,
  223. const struct arm_boot_info *info)
  224. {
  225. AddressSpace *as = arm_boot_address_space(cpu, info);
  226. CPUState *cs = CPU(cpu);
  227. /* info->smp_bootreg_addr */
  228. address_space_stl_notdirty(as, AST_SMP_MBOX_FIELD_GOSIGN, 0,
  229. MEMTXATTRS_UNSPECIFIED, NULL);
  230. cpu_set_pc(cs, info->smp_loader_start);
  231. }
  232. static void write_boot_rom(BlockBackend *blk, hwaddr addr, size_t rom_size,
  233. Error **errp)
  234. {
  235. g_autofree void *storage = NULL;
  236. int64_t size;
  237. /*
  238. * The block backend size should have already been 'validated' by
  239. * the creation of the m25p80 object.
  240. */
  241. size = blk_getlength(blk);
  242. if (size <= 0) {
  243. error_setg(errp, "failed to get flash size");
  244. return;
  245. }
  246. if (rom_size > size) {
  247. rom_size = size;
  248. }
  249. storage = g_malloc0(rom_size);
  250. if (blk_pread(blk, 0, rom_size, storage, 0) < 0) {
  251. error_setg(errp, "failed to read the initial flash content");
  252. return;
  253. }
  254. rom_add_blob_fixed("aspeed.boot_rom", storage, rom_size, addr);
  255. }
  256. /*
  257. * Create a ROM and copy the flash contents at the expected address
  258. * (0x0). Boots faster than execute-in-place.
  259. */
  260. static void aspeed_install_boot_rom(AspeedMachineState *bmc, BlockBackend *blk,
  261. uint64_t rom_size)
  262. {
  263. AspeedSoCState *soc = bmc->soc;
  264. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(soc);
  265. memory_region_init_rom(&bmc->boot_rom, NULL, "aspeed.boot_rom", rom_size,
  266. &error_abort);
  267. memory_region_add_subregion_overlap(&soc->spi_boot_container, 0,
  268. &bmc->boot_rom, 1);
  269. write_boot_rom(blk, sc->memmap[ASPEED_DEV_SPI_BOOT],
  270. rom_size, &error_abort);
  271. }
  272. void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype,
  273. unsigned int count, int unit0)
  274. {
  275. int i;
  276. if (!flashtype) {
  277. return;
  278. }
  279. for (i = 0; i < count; ++i) {
  280. DriveInfo *dinfo = drive_get(IF_MTD, 0, unit0 + i);
  281. DeviceState *dev;
  282. dev = qdev_new(flashtype);
  283. if (dinfo) {
  284. qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo));
  285. }
  286. qdev_prop_set_uint8(dev, "cs", i);
  287. qdev_realize_and_unref(dev, BUS(s->spi), &error_fatal);
  288. }
  289. }
  290. static void sdhci_attach_drive(SDHCIState *sdhci, DriveInfo *dinfo, bool emmc,
  291. bool boot_emmc)
  292. {
  293. DeviceState *card;
  294. if (!dinfo) {
  295. return;
  296. }
  297. card = qdev_new(emmc ? TYPE_EMMC : TYPE_SD_CARD);
  298. /*
  299. * Force the boot properties of the eMMC device only when the
  300. * machine is strapped to boot from eMMC. Without these
  301. * settings, the machine would not boot.
  302. *
  303. * This also allows the machine to use an eMMC device without
  304. * boot areas when booting from the flash device (or -kernel)
  305. * Ideally, the device and its properties should be defined on
  306. * the command line.
  307. */
  308. if (emmc && boot_emmc) {
  309. qdev_prop_set_uint64(card, "boot-partition-size", 1 * MiB);
  310. qdev_prop_set_uint8(card, "boot-config", 0x1 << 3);
  311. }
  312. qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo),
  313. &error_fatal);
  314. qdev_realize_and_unref(card,
  315. qdev_get_child_bus(DEVICE(sdhci), "sd-bus"),
  316. &error_fatal);
  317. }
  318. static void connect_serial_hds_to_uarts(AspeedMachineState *bmc)
  319. {
  320. AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(bmc);
  321. AspeedSoCState *s = bmc->soc;
  322. AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
  323. int uart_chosen = bmc->uart_chosen ? bmc->uart_chosen : amc->uart_default;
  324. aspeed_soc_uart_set_chr(s, uart_chosen, serial_hd(0));
  325. for (int i = 1, uart = sc->uarts_base; i < sc->uarts_num; uart++) {
  326. if (uart == uart_chosen) {
  327. continue;
  328. }
  329. aspeed_soc_uart_set_chr(s, uart, serial_hd(i++));
  330. }
  331. }
  332. static void aspeed_machine_init(MachineState *machine)
  333. {
  334. AspeedMachineState *bmc = ASPEED_MACHINE(machine);
  335. AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(machine);
  336. AspeedSoCClass *sc;
  337. int i;
  338. DriveInfo *emmc0 = NULL;
  339. bool boot_emmc;
  340. bmc->soc = ASPEED_SOC(object_new(amc->soc_name));
  341. object_property_add_child(OBJECT(machine), "soc", OBJECT(bmc->soc));
  342. object_unref(OBJECT(bmc->soc));
  343. sc = ASPEED_SOC_GET_CLASS(bmc->soc);
  344. /*
  345. * This will error out if the RAM size is not supported by the
  346. * memory controller of the SoC.
  347. */
  348. object_property_set_uint(OBJECT(bmc->soc), "ram-size", machine->ram_size,
  349. &error_fatal);
  350. for (i = 0; i < sc->macs_num; i++) {
  351. if ((amc->macs_mask & (1 << i)) &&
  352. !qemu_configure_nic_device(DEVICE(&bmc->soc->ftgmac100[i]),
  353. true, NULL)) {
  354. break; /* No configs left; stop asking */
  355. }
  356. }
  357. object_property_set_int(OBJECT(bmc->soc), "hw-strap1", bmc->hw_strap1,
  358. &error_abort);
  359. object_property_set_int(OBJECT(bmc->soc), "hw-strap2", amc->hw_strap2,
  360. &error_abort);
  361. object_property_set_link(OBJECT(bmc->soc), "memory",
  362. OBJECT(get_system_memory()), &error_abort);
  363. object_property_set_link(OBJECT(bmc->soc), "dram",
  364. OBJECT(machine->ram), &error_abort);
  365. if (amc->sdhci_wp_inverted) {
  366. for (i = 0; i < bmc->soc->sdhci.num_slots; i++) {
  367. object_property_set_bool(OBJECT(&bmc->soc->sdhci.slots[i]),
  368. "wp-inverted", true, &error_abort);
  369. }
  370. }
  371. if (machine->kernel_filename) {
  372. /*
  373. * When booting with a -kernel command line there is no u-boot
  374. * that runs to unlock the SCU. In this case set the default to
  375. * be unlocked as the kernel expects
  376. */
  377. object_property_set_int(OBJECT(bmc->soc), "hw-prot-key",
  378. ASPEED_SCU_PROT_KEY, &error_abort);
  379. }
  380. connect_serial_hds_to_uarts(bmc);
  381. qdev_realize(DEVICE(bmc->soc), NULL, &error_abort);
  382. if (defaults_enabled()) {
  383. aspeed_board_init_flashes(&bmc->soc->fmc,
  384. bmc->fmc_model ? bmc->fmc_model : amc->fmc_model,
  385. amc->num_cs, 0);
  386. aspeed_board_init_flashes(&bmc->soc->spi[0],
  387. bmc->spi_model ? bmc->spi_model : amc->spi_model,
  388. 1, amc->num_cs);
  389. }
  390. if (machine->kernel_filename && sc->num_cpus > 1) {
  391. /* With no u-boot we must set up a boot stub for the secondary CPU */
  392. MemoryRegion *smpboot = g_new(MemoryRegion, 1);
  393. memory_region_init_ram(smpboot, NULL, "aspeed.smpboot",
  394. 0x80, &error_abort);
  395. memory_region_add_subregion(get_system_memory(),
  396. AST_SMP_MAILBOX_BASE, smpboot);
  397. aspeed_board_binfo.write_secondary_boot = aspeed_write_smpboot;
  398. aspeed_board_binfo.secondary_cpu_reset_hook = aspeed_reset_secondary;
  399. aspeed_board_binfo.smp_loader_start = AST_SMP_MBOX_CODE;
  400. }
  401. aspeed_board_binfo.ram_size = machine->ram_size;
  402. aspeed_board_binfo.loader_start = sc->memmap[ASPEED_DEV_SDRAM];
  403. if (amc->i2c_init) {
  404. amc->i2c_init(bmc);
  405. }
  406. for (i = 0; i < bmc->soc->sdhci.num_slots && defaults_enabled(); i++) {
  407. sdhci_attach_drive(&bmc->soc->sdhci.slots[i],
  408. drive_get(IF_SD, 0, i), false, false);
  409. }
  410. boot_emmc = sc->boot_from_emmc(bmc->soc);
  411. if (bmc->soc->emmc.num_slots && defaults_enabled()) {
  412. emmc0 = drive_get(IF_SD, 0, bmc->soc->sdhci.num_slots);
  413. sdhci_attach_drive(&bmc->soc->emmc.slots[0], emmc0, true, boot_emmc);
  414. }
  415. if (!bmc->mmio_exec) {
  416. DeviceState *dev = ssi_get_cs(bmc->soc->fmc.spi, 0);
  417. BlockBackend *fmc0 = dev ? m25p80_get_blk(dev) : NULL;
  418. if (fmc0 && !boot_emmc) {
  419. uint64_t rom_size = memory_region_size(&bmc->soc->spi_boot);
  420. aspeed_install_boot_rom(bmc, fmc0, rom_size);
  421. } else if (emmc0) {
  422. aspeed_install_boot_rom(bmc, blk_by_legacy_dinfo(emmc0), 64 * KiB);
  423. }
  424. }
  425. arm_load_kernel(ARM_CPU(first_cpu), machine, &aspeed_board_binfo);
  426. }
  427. static void palmetto_bmc_i2c_init(AspeedMachineState *bmc)
  428. {
  429. AspeedSoCState *soc = bmc->soc;
  430. DeviceState *dev;
  431. uint8_t *eeprom_buf = g_malloc0(32 * 1024);
  432. /*
  433. * The palmetto platform expects a ds3231 RTC but a ds1338 is
  434. * enough to provide basic RTC features. Alarms will be missing
  435. */
  436. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 0), "ds1338", 0x68);
  437. smbus_eeprom_init_one(aspeed_i2c_get_bus(&soc->i2c, 0), 0x50,
  438. eeprom_buf);
  439. /* add a TMP423 temperature sensor */
  440. dev = DEVICE(i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 2),
  441. "tmp423", 0x4c));
  442. object_property_set_int(OBJECT(dev), "temperature0", 31000, &error_abort);
  443. object_property_set_int(OBJECT(dev), "temperature1", 28000, &error_abort);
  444. object_property_set_int(OBJECT(dev), "temperature2", 20000, &error_abort);
  445. object_property_set_int(OBJECT(dev), "temperature3", 110000, &error_abort);
  446. }
  447. static void quanta_q71l_bmc_i2c_init(AspeedMachineState *bmc)
  448. {
  449. AspeedSoCState *soc = bmc->soc;
  450. /*
  451. * The quanta-q71l platform expects tmp75s which are compatible with
  452. * tmp105s.
  453. */
  454. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 1), "tmp105", 0x4c);
  455. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 1), "tmp105", 0x4e);
  456. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 1), "tmp105", 0x4f);
  457. /* TODO: i2c-1: Add baseboard FRU eeprom@54 24c64 */
  458. /* TODO: i2c-1: Add Frontpanel FRU eeprom@57 24c64 */
  459. /* TODO: Add Memory Riser i2c mux and eeproms. */
  460. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 2), "pca9546", 0x74);
  461. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 2), "pca9548", 0x77);
  462. /* TODO: i2c-3: Add BIOS FRU eeprom@56 24c64 */
  463. /* i2c-7 */
  464. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 7), "pca9546", 0x70);
  465. /* - i2c@0: pmbus@59 */
  466. /* - i2c@1: pmbus@58 */
  467. /* - i2c@2: pmbus@58 */
  468. /* - i2c@3: pmbus@59 */
  469. /* TODO: i2c-7: Add PDB FRU eeprom@52 */
  470. /* TODO: i2c-8: Add BMC FRU eeprom@50 */
  471. }
  472. static void ast2500_evb_i2c_init(AspeedMachineState *bmc)
  473. {
  474. AspeedSoCState *soc = bmc->soc;
  475. uint8_t *eeprom_buf = g_malloc0(8 * 1024);
  476. smbus_eeprom_init_one(aspeed_i2c_get_bus(&soc->i2c, 3), 0x50,
  477. eeprom_buf);
  478. /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */
  479. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 7),
  480. TYPE_TMP105, 0x4d);
  481. }
  482. static void ast2600_evb_i2c_init(AspeedMachineState *bmc)
  483. {
  484. AspeedSoCState *soc = bmc->soc;
  485. uint8_t *eeprom_buf = g_malloc0(8 * 1024);
  486. smbus_eeprom_init_one(aspeed_i2c_get_bus(&soc->i2c, 7), 0x50,
  487. eeprom_buf);
  488. /* LM75 is compatible with TMP105 driver */
  489. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 8),
  490. TYPE_TMP105, 0x4d);
  491. }
  492. static void yosemitev2_bmc_i2c_init(AspeedMachineState *bmc)
  493. {
  494. AspeedSoCState *soc = bmc->soc;
  495. at24c_eeprom_init(aspeed_i2c_get_bus(&soc->i2c, 4), 0x51, 128 * KiB);
  496. at24c_eeprom_init_rom(aspeed_i2c_get_bus(&soc->i2c, 8), 0x51, 128 * KiB,
  497. yosemitev2_bmc_fruid, yosemitev2_bmc_fruid_len);
  498. /* TMP421 */
  499. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 11), "tmp421", 0x1f);
  500. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 9), "tmp421", 0x4e);
  501. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 9), "tmp421", 0x4f);
  502. }
  503. static void romulus_bmc_i2c_init(AspeedMachineState *bmc)
  504. {
  505. AspeedSoCState *soc = bmc->soc;
  506. /*
  507. * The romulus board expects Epson RX8900 I2C RTC but a ds1338 is
  508. * good enough
  509. */
  510. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 11), "ds1338", 0x32);
  511. }
  512. static void tiogapass_bmc_i2c_init(AspeedMachineState *bmc)
  513. {
  514. AspeedSoCState *soc = bmc->soc;
  515. at24c_eeprom_init(aspeed_i2c_get_bus(&soc->i2c, 4), 0x54, 128 * KiB);
  516. at24c_eeprom_init_rom(aspeed_i2c_get_bus(&soc->i2c, 6), 0x54, 128 * KiB,
  517. tiogapass_bmc_fruid, tiogapass_bmc_fruid_len);
  518. /* TMP421 */
  519. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 8), "tmp421", 0x1f);
  520. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 6), "tmp421", 0x4f);
  521. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 6), "tmp421", 0x4e);
  522. }
  523. static void create_pca9552(AspeedSoCState *soc, int bus_id, int addr)
  524. {
  525. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, bus_id),
  526. TYPE_PCA9552, addr);
  527. }
  528. static void sonorapass_bmc_i2c_init(AspeedMachineState *bmc)
  529. {
  530. AspeedSoCState *soc = bmc->soc;
  531. /* bus 2 : */
  532. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 2), "tmp105", 0x48);
  533. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 2), "tmp105", 0x49);
  534. /* bus 2 : pca9546 @ 0x73 */
  535. /* bus 3 : pca9548 @ 0x70 */
  536. /* bus 4 : */
  537. uint8_t *eeprom4_54 = g_malloc0(8 * 1024);
  538. smbus_eeprom_init_one(aspeed_i2c_get_bus(&soc->i2c, 4), 0x54,
  539. eeprom4_54);
  540. /* PCA9539 @ 0x76, but PCA9552 is compatible */
  541. create_pca9552(soc, 4, 0x76);
  542. /* PCA9539 @ 0x77, but PCA9552 is compatible */
  543. create_pca9552(soc, 4, 0x77);
  544. /* bus 6 : */
  545. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 6), "tmp105", 0x48);
  546. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 6), "tmp105", 0x49);
  547. /* bus 6 : pca9546 @ 0x73 */
  548. /* bus 8 : */
  549. uint8_t *eeprom8_56 = g_malloc0(8 * 1024);
  550. smbus_eeprom_init_one(aspeed_i2c_get_bus(&soc->i2c, 8), 0x56,
  551. eeprom8_56);
  552. create_pca9552(soc, 8, 0x60);
  553. create_pca9552(soc, 8, 0x61);
  554. /* bus 8 : adc128d818 @ 0x1d */
  555. /* bus 8 : adc128d818 @ 0x1f */
  556. /*
  557. * bus 13 : pca9548 @ 0x71
  558. * - channel 3:
  559. * - tmm421 @ 0x4c
  560. * - tmp421 @ 0x4e
  561. * - tmp421 @ 0x4f
  562. */
  563. }
  564. static void witherspoon_bmc_i2c_init(AspeedMachineState *bmc)
  565. {
  566. static const struct {
  567. unsigned gpio_id;
  568. LEDColor color;
  569. const char *description;
  570. bool gpio_polarity;
  571. } pca1_leds[] = {
  572. {13, LED_COLOR_GREEN, "front-fault-4", GPIO_POLARITY_ACTIVE_LOW},
  573. {14, LED_COLOR_GREEN, "front-power-3", GPIO_POLARITY_ACTIVE_LOW},
  574. {15, LED_COLOR_GREEN, "front-id-5", GPIO_POLARITY_ACTIVE_LOW},
  575. };
  576. AspeedSoCState *soc = bmc->soc;
  577. uint8_t *eeprom_buf = g_malloc0(8 * 1024);
  578. DeviceState *dev;
  579. LEDState *led;
  580. /* Bus 3: TODO bmp280@77 */
  581. dev = DEVICE(i2c_slave_new(TYPE_PCA9552, 0x60));
  582. qdev_prop_set_string(dev, "description", "pca1");
  583. i2c_slave_realize_and_unref(I2C_SLAVE(dev),
  584. aspeed_i2c_get_bus(&soc->i2c, 3),
  585. &error_fatal);
  586. for (size_t i = 0; i < ARRAY_SIZE(pca1_leds); i++) {
  587. led = led_create_simple(OBJECT(bmc),
  588. pca1_leds[i].gpio_polarity,
  589. pca1_leds[i].color,
  590. pca1_leds[i].description);
  591. qdev_connect_gpio_out(dev, pca1_leds[i].gpio_id,
  592. qdev_get_gpio_in(DEVICE(led), 0));
  593. }
  594. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 3), "dps310", 0x76);
  595. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 3), "max31785", 0x52);
  596. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 4), "tmp423", 0x4c);
  597. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 5), "tmp423", 0x4c);
  598. /* The Witherspoon expects a TMP275 but a TMP105 is compatible */
  599. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 9), TYPE_TMP105,
  600. 0x4a);
  601. /*
  602. * The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is
  603. * good enough
  604. */
  605. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 11), "ds1338", 0x32);
  606. smbus_eeprom_init_one(aspeed_i2c_get_bus(&soc->i2c, 11), 0x51,
  607. eeprom_buf);
  608. dev = DEVICE(i2c_slave_new(TYPE_PCA9552, 0x60));
  609. qdev_prop_set_string(dev, "description", "pca0");
  610. i2c_slave_realize_and_unref(I2C_SLAVE(dev),
  611. aspeed_i2c_get_bus(&soc->i2c, 11),
  612. &error_fatal);
  613. /* Bus 11: TODO ucd90160@64 */
  614. }
  615. static void g220a_bmc_i2c_init(AspeedMachineState *bmc)
  616. {
  617. AspeedSoCState *soc = bmc->soc;
  618. DeviceState *dev;
  619. dev = DEVICE(i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 3),
  620. "emc1413", 0x4c));
  621. object_property_set_int(OBJECT(dev), "temperature0", 31000, &error_abort);
  622. object_property_set_int(OBJECT(dev), "temperature1", 28000, &error_abort);
  623. object_property_set_int(OBJECT(dev), "temperature2", 20000, &error_abort);
  624. dev = DEVICE(i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 12),
  625. "emc1413", 0x4c));
  626. object_property_set_int(OBJECT(dev), "temperature0", 31000, &error_abort);
  627. object_property_set_int(OBJECT(dev), "temperature1", 28000, &error_abort);
  628. object_property_set_int(OBJECT(dev), "temperature2", 20000, &error_abort);
  629. dev = DEVICE(i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 13),
  630. "emc1413", 0x4c));
  631. object_property_set_int(OBJECT(dev), "temperature0", 31000, &error_abort);
  632. object_property_set_int(OBJECT(dev), "temperature1", 28000, &error_abort);
  633. object_property_set_int(OBJECT(dev), "temperature2", 20000, &error_abort);
  634. static uint8_t eeprom_buf[2 * 1024] = {
  635. 0x01, 0x00, 0x00, 0x00, 0x01, 0x00, 0x00, 0xfe,
  636. 0x01, 0x06, 0x00, 0xc9, 0x42, 0x79, 0x74, 0x65,
  637. 0x64, 0x61, 0x6e, 0x63, 0x65, 0xc5, 0x47, 0x32,
  638. 0x32, 0x30, 0x41, 0xc4, 0x41, 0x41, 0x42, 0x42,
  639. 0xc4, 0x43, 0x43, 0x44, 0x44, 0xc4, 0x45, 0x45,
  640. 0x46, 0x46, 0xc4, 0x48, 0x48, 0x47, 0x47, 0xc1,
  641. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0xa7,
  642. };
  643. smbus_eeprom_init_one(aspeed_i2c_get_bus(&soc->i2c, 4), 0x57,
  644. eeprom_buf);
  645. }
  646. static void fp5280g2_bmc_i2c_init(AspeedMachineState *bmc)
  647. {
  648. AspeedSoCState *soc = bmc->soc;
  649. I2CSlave *i2c_mux;
  650. /* The at24c256 */
  651. at24c_eeprom_init(aspeed_i2c_get_bus(&soc->i2c, 1), 0x50, 32768);
  652. /* The fp5280g2 expects a TMP112 but a TMP105 is compatible */
  653. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 2), TYPE_TMP105,
  654. 0x48);
  655. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 2), TYPE_TMP105,
  656. 0x49);
  657. i2c_mux = i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 2),
  658. "pca9546", 0x70);
  659. /* It expects a TMP112 but a TMP105 is compatible */
  660. i2c_slave_create_simple(pca954x_i2c_get_bus(i2c_mux, 0), TYPE_TMP105,
  661. 0x4a);
  662. /* It expects a ds3232 but a ds1338 is good enough */
  663. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 4), "ds1338", 0x68);
  664. /* It expects a pca9555 but a pca9552 is compatible */
  665. create_pca9552(soc, 8, 0x30);
  666. }
  667. static void rainier_bmc_i2c_init(AspeedMachineState *bmc)
  668. {
  669. AspeedSoCState *soc = bmc->soc;
  670. I2CSlave *i2c_mux;
  671. at24c_eeprom_init(aspeed_i2c_get_bus(&soc->i2c, 0), 0x51, 32 * KiB);
  672. create_pca9552(soc, 3, 0x61);
  673. /* The rainier expects a TMP275 but a TMP105 is compatible */
  674. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 4), TYPE_TMP105,
  675. 0x48);
  676. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 4), TYPE_TMP105,
  677. 0x49);
  678. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 4), TYPE_TMP105,
  679. 0x4a);
  680. i2c_mux = i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 4),
  681. "pca9546", 0x70);
  682. at24c_eeprom_init(pca954x_i2c_get_bus(i2c_mux, 0), 0x50, 64 * KiB);
  683. at24c_eeprom_init(pca954x_i2c_get_bus(i2c_mux, 1), 0x51, 64 * KiB);
  684. at24c_eeprom_init(pca954x_i2c_get_bus(i2c_mux, 2), 0x52, 64 * KiB);
  685. create_pca9552(soc, 4, 0x60);
  686. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 5), TYPE_TMP105,
  687. 0x48);
  688. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 5), TYPE_TMP105,
  689. 0x49);
  690. create_pca9552(soc, 5, 0x60);
  691. create_pca9552(soc, 5, 0x61);
  692. i2c_mux = i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 5),
  693. "pca9546", 0x70);
  694. at24c_eeprom_init(pca954x_i2c_get_bus(i2c_mux, 0), 0x50, 64 * KiB);
  695. at24c_eeprom_init(pca954x_i2c_get_bus(i2c_mux, 1), 0x51, 64 * KiB);
  696. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 6), TYPE_TMP105,
  697. 0x48);
  698. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 6), TYPE_TMP105,
  699. 0x4a);
  700. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 6), TYPE_TMP105,
  701. 0x4b);
  702. i2c_mux = i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 6),
  703. "pca9546", 0x70);
  704. at24c_eeprom_init(pca954x_i2c_get_bus(i2c_mux, 0), 0x50, 64 * KiB);
  705. at24c_eeprom_init(pca954x_i2c_get_bus(i2c_mux, 1), 0x51, 64 * KiB);
  706. at24c_eeprom_init(pca954x_i2c_get_bus(i2c_mux, 2), 0x50, 64 * KiB);
  707. at24c_eeprom_init(pca954x_i2c_get_bus(i2c_mux, 3), 0x51, 64 * KiB);
  708. create_pca9552(soc, 7, 0x30);
  709. create_pca9552(soc, 7, 0x31);
  710. create_pca9552(soc, 7, 0x32);
  711. create_pca9552(soc, 7, 0x33);
  712. create_pca9552(soc, 7, 0x60);
  713. create_pca9552(soc, 7, 0x61);
  714. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 7), "dps310", 0x76);
  715. /* Bus 7: TODO si7021-a20@20 */
  716. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 7), TYPE_TMP105,
  717. 0x48);
  718. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 7), "max31785", 0x52);
  719. at24c_eeprom_init(aspeed_i2c_get_bus(&soc->i2c, 7), 0x50, 64 * KiB);
  720. at24c_eeprom_init(aspeed_i2c_get_bus(&soc->i2c, 7), 0x51, 64 * KiB);
  721. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 8), TYPE_TMP105,
  722. 0x48);
  723. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 8), TYPE_TMP105,
  724. 0x4a);
  725. at24c_eeprom_init_rom(aspeed_i2c_get_bus(&soc->i2c, 8), 0x50,
  726. 64 * KiB, rainier_bb_fruid, rainier_bb_fruid_len);
  727. at24c_eeprom_init_rom(aspeed_i2c_get_bus(&soc->i2c, 8), 0x51,
  728. 64 * KiB, rainier_bmc_fruid, rainier_bmc_fruid_len);
  729. create_pca9552(soc, 8, 0x60);
  730. create_pca9552(soc, 8, 0x61);
  731. /* Bus 8: ucd90320@11 */
  732. /* Bus 8: ucd90320@b */
  733. /* Bus 8: ucd90320@c */
  734. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 9), "tmp423", 0x4c);
  735. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 9), "tmp423", 0x4d);
  736. at24c_eeprom_init(aspeed_i2c_get_bus(&soc->i2c, 9), 0x50, 128 * KiB);
  737. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 10), "tmp423", 0x4c);
  738. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 10), "tmp423", 0x4d);
  739. at24c_eeprom_init(aspeed_i2c_get_bus(&soc->i2c, 10), 0x50, 128 * KiB);
  740. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 11), TYPE_TMP105,
  741. 0x48);
  742. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 11), TYPE_TMP105,
  743. 0x49);
  744. i2c_mux = i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 11),
  745. "pca9546", 0x70);
  746. at24c_eeprom_init(pca954x_i2c_get_bus(i2c_mux, 0), 0x50, 64 * KiB);
  747. at24c_eeprom_init(pca954x_i2c_get_bus(i2c_mux, 1), 0x51, 64 * KiB);
  748. create_pca9552(soc, 11, 0x60);
  749. at24c_eeprom_init(aspeed_i2c_get_bus(&soc->i2c, 13), 0x50, 64 * KiB);
  750. create_pca9552(soc, 13, 0x60);
  751. at24c_eeprom_init(aspeed_i2c_get_bus(&soc->i2c, 14), 0x50, 64 * KiB);
  752. create_pca9552(soc, 14, 0x60);
  753. at24c_eeprom_init(aspeed_i2c_get_bus(&soc->i2c, 15), 0x50, 64 * KiB);
  754. create_pca9552(soc, 15, 0x60);
  755. }
  756. static void get_pca9548_channels(I2CBus *bus, uint8_t mux_addr,
  757. I2CBus **channels)
  758. {
  759. I2CSlave *mux = i2c_slave_create_simple(bus, "pca9548", mux_addr);
  760. for (int i = 0; i < 8; i++) {
  761. channels[i] = pca954x_i2c_get_bus(mux, i);
  762. }
  763. }
  764. #define TYPE_LM75 TYPE_TMP105
  765. #define TYPE_TMP75 TYPE_TMP105
  766. #define TYPE_TMP422 "tmp422"
  767. static void fuji_bmc_i2c_init(AspeedMachineState *bmc)
  768. {
  769. AspeedSoCState *soc = bmc->soc;
  770. I2CBus *i2c[144] = {};
  771. for (int i = 0; i < 16; i++) {
  772. i2c[i] = aspeed_i2c_get_bus(&soc->i2c, i);
  773. }
  774. I2CBus *i2c180 = i2c[2];
  775. I2CBus *i2c480 = i2c[8];
  776. I2CBus *i2c600 = i2c[11];
  777. get_pca9548_channels(i2c180, 0x70, &i2c[16]);
  778. get_pca9548_channels(i2c480, 0x70, &i2c[24]);
  779. /* NOTE: The device tree skips [32, 40) in the alias numbering */
  780. get_pca9548_channels(i2c600, 0x77, &i2c[40]);
  781. get_pca9548_channels(i2c[24], 0x71, &i2c[48]);
  782. get_pca9548_channels(i2c[25], 0x72, &i2c[56]);
  783. get_pca9548_channels(i2c[26], 0x76, &i2c[64]);
  784. get_pca9548_channels(i2c[27], 0x76, &i2c[72]);
  785. for (int i = 0; i < 8; i++) {
  786. get_pca9548_channels(i2c[40 + i], 0x76, &i2c[80 + i * 8]);
  787. }
  788. i2c_slave_create_simple(i2c[17], TYPE_LM75, 0x4c);
  789. i2c_slave_create_simple(i2c[17], TYPE_LM75, 0x4d);
  790. /*
  791. * EEPROM 24c64 size is 64Kbits or 8 Kbytes
  792. * 24c02 size is 2Kbits or 256 bytes
  793. */
  794. at24c_eeprom_init(i2c[19], 0x52, 8 * KiB);
  795. at24c_eeprom_init(i2c[20], 0x50, 256);
  796. at24c_eeprom_init(i2c[22], 0x52, 256);
  797. i2c_slave_create_simple(i2c[3], TYPE_LM75, 0x48);
  798. i2c_slave_create_simple(i2c[3], TYPE_LM75, 0x49);
  799. i2c_slave_create_simple(i2c[3], TYPE_LM75, 0x4a);
  800. i2c_slave_create_simple(i2c[3], TYPE_TMP422, 0x4c);
  801. at24c_eeprom_init(i2c[8], 0x51, 8 * KiB);
  802. i2c_slave_create_simple(i2c[8], TYPE_LM75, 0x4a);
  803. i2c_slave_create_simple(i2c[50], TYPE_LM75, 0x4c);
  804. at24c_eeprom_init(i2c[50], 0x52, 8 * KiB);
  805. i2c_slave_create_simple(i2c[51], TYPE_TMP75, 0x48);
  806. i2c_slave_create_simple(i2c[52], TYPE_TMP75, 0x49);
  807. i2c_slave_create_simple(i2c[59], TYPE_TMP75, 0x48);
  808. i2c_slave_create_simple(i2c[60], TYPE_TMP75, 0x49);
  809. at24c_eeprom_init(i2c[65], 0x53, 8 * KiB);
  810. i2c_slave_create_simple(i2c[66], TYPE_TMP75, 0x49);
  811. i2c_slave_create_simple(i2c[66], TYPE_TMP75, 0x48);
  812. at24c_eeprom_init(i2c[68], 0x52, 8 * KiB);
  813. at24c_eeprom_init(i2c[69], 0x52, 8 * KiB);
  814. at24c_eeprom_init(i2c[70], 0x52, 8 * KiB);
  815. at24c_eeprom_init(i2c[71], 0x52, 8 * KiB);
  816. at24c_eeprom_init(i2c[73], 0x53, 8 * KiB);
  817. i2c_slave_create_simple(i2c[74], TYPE_TMP75, 0x49);
  818. i2c_slave_create_simple(i2c[74], TYPE_TMP75, 0x48);
  819. at24c_eeprom_init(i2c[76], 0x52, 8 * KiB);
  820. at24c_eeprom_init(i2c[77], 0x52, 8 * KiB);
  821. at24c_eeprom_init(i2c[78], 0x52, 8 * KiB);
  822. at24c_eeprom_init(i2c[79], 0x52, 8 * KiB);
  823. at24c_eeprom_init(i2c[28], 0x50, 256);
  824. for (int i = 0; i < 8; i++) {
  825. at24c_eeprom_init(i2c[81 + i * 8], 0x56, 64 * KiB);
  826. i2c_slave_create_simple(i2c[82 + i * 8], TYPE_TMP75, 0x48);
  827. i2c_slave_create_simple(i2c[83 + i * 8], TYPE_TMP75, 0x4b);
  828. i2c_slave_create_simple(i2c[84 + i * 8], TYPE_TMP75, 0x4a);
  829. }
  830. }
  831. #define TYPE_TMP421 "tmp421"
  832. static void bletchley_bmc_i2c_init(AspeedMachineState *bmc)
  833. {
  834. AspeedSoCState *soc = bmc->soc;
  835. I2CBus *i2c[13] = {};
  836. for (int i = 0; i < 13; i++) {
  837. if ((i == 8) || (i == 11)) {
  838. continue;
  839. }
  840. i2c[i] = aspeed_i2c_get_bus(&soc->i2c, i);
  841. }
  842. /* Bus 0 - 5 all have the same config. */
  843. for (int i = 0; i < 6; i++) {
  844. /* Missing model: ti,ina230 @ 0x45 */
  845. /* Missing model: mps,mp5023 @ 0x40 */
  846. i2c_slave_create_simple(i2c[i], TYPE_TMP421, 0x4f);
  847. /* Missing model: nxp,pca9539 @ 0x76, but PCA9552 works enough */
  848. i2c_slave_create_simple(i2c[i], TYPE_PCA9552, 0x76);
  849. i2c_slave_create_simple(i2c[i], TYPE_PCA9552, 0x67);
  850. /* Missing model: fsc,fusb302 @ 0x22 */
  851. }
  852. /* Bus 6 */
  853. at24c_eeprom_init(i2c[6], 0x56, 65536);
  854. /* Missing model: nxp,pcf85263 @ 0x51 , but ds1338 works enough */
  855. i2c_slave_create_simple(i2c[6], "ds1338", 0x51);
  856. /* Bus 7 */
  857. at24c_eeprom_init(i2c[7], 0x54, 65536);
  858. /* Bus 9 */
  859. i2c_slave_create_simple(i2c[9], TYPE_TMP421, 0x4f);
  860. /* Bus 10 */
  861. i2c_slave_create_simple(i2c[10], TYPE_TMP421, 0x4f);
  862. /* Missing model: ti,hdc1080 @ 0x40 */
  863. i2c_slave_create_simple(i2c[10], TYPE_PCA9552, 0x67);
  864. /* Bus 12 */
  865. /* Missing model: adi,adm1278 @ 0x11 */
  866. i2c_slave_create_simple(i2c[12], TYPE_TMP421, 0x4c);
  867. i2c_slave_create_simple(i2c[12], TYPE_TMP421, 0x4d);
  868. i2c_slave_create_simple(i2c[12], TYPE_PCA9552, 0x67);
  869. }
  870. static void fby35_i2c_init(AspeedMachineState *bmc)
  871. {
  872. AspeedSoCState *soc = bmc->soc;
  873. I2CBus *i2c[16];
  874. for (int i = 0; i < 16; i++) {
  875. i2c[i] = aspeed_i2c_get_bus(&soc->i2c, i);
  876. }
  877. i2c_slave_create_simple(i2c[2], TYPE_LM75, 0x4f);
  878. i2c_slave_create_simple(i2c[8], TYPE_TMP421, 0x1f);
  879. /* Hotswap controller is actually supposed to be mp5920 or ltc4282. */
  880. i2c_slave_create_simple(i2c[11], "adm1272", 0x44);
  881. i2c_slave_create_simple(i2c[12], TYPE_LM75, 0x4e);
  882. i2c_slave_create_simple(i2c[12], TYPE_LM75, 0x4f);
  883. at24c_eeprom_init(i2c[4], 0x51, 128 * KiB);
  884. at24c_eeprom_init(i2c[6], 0x51, 128 * KiB);
  885. at24c_eeprom_init_rom(i2c[8], 0x50, 32 * KiB, fby35_nic_fruid,
  886. fby35_nic_fruid_len);
  887. at24c_eeprom_init_rom(i2c[11], 0x51, 128 * KiB, fby35_bb_fruid,
  888. fby35_bb_fruid_len);
  889. at24c_eeprom_init_rom(i2c[11], 0x54, 128 * KiB, fby35_bmc_fruid,
  890. fby35_bmc_fruid_len);
  891. /*
  892. * TODO: There is a multi-master i2c connection to an AST1030 MiniBMC on
  893. * buses 0, 1, 2, 3, and 9. Source address 0x10, target address 0x20 on
  894. * each.
  895. */
  896. }
  897. static void qcom_dc_scm_bmc_i2c_init(AspeedMachineState *bmc)
  898. {
  899. AspeedSoCState *soc = bmc->soc;
  900. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 15), "tmp105", 0x4d);
  901. }
  902. static void qcom_dc_scm_firework_i2c_init(AspeedMachineState *bmc)
  903. {
  904. AspeedSoCState *soc = bmc->soc;
  905. I2CSlave *therm_mux, *cpuvr_mux;
  906. /* Create the generic DC-SCM hardware */
  907. qcom_dc_scm_bmc_i2c_init(bmc);
  908. /* Now create the Firework specific hardware */
  909. /* I2C7 CPUVR MUX */
  910. cpuvr_mux = i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 7),
  911. "pca9546", 0x70);
  912. i2c_slave_create_simple(pca954x_i2c_get_bus(cpuvr_mux, 0), "pca9548", 0x72);
  913. i2c_slave_create_simple(pca954x_i2c_get_bus(cpuvr_mux, 1), "pca9548", 0x72);
  914. i2c_slave_create_simple(pca954x_i2c_get_bus(cpuvr_mux, 2), "pca9548", 0x72);
  915. i2c_slave_create_simple(pca954x_i2c_get_bus(cpuvr_mux, 3), "pca9548", 0x72);
  916. /* I2C8 Thermal Diodes*/
  917. therm_mux = i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 8),
  918. "pca9548", 0x70);
  919. i2c_slave_create_simple(pca954x_i2c_get_bus(therm_mux, 0), TYPE_LM75, 0x4C);
  920. i2c_slave_create_simple(pca954x_i2c_get_bus(therm_mux, 1), TYPE_LM75, 0x4C);
  921. i2c_slave_create_simple(pca954x_i2c_get_bus(therm_mux, 2), TYPE_LM75, 0x48);
  922. i2c_slave_create_simple(pca954x_i2c_get_bus(therm_mux, 3), TYPE_LM75, 0x48);
  923. i2c_slave_create_simple(pca954x_i2c_get_bus(therm_mux, 4), TYPE_LM75, 0x48);
  924. /* I2C9 Fan Controller (MAX31785) */
  925. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 9), "max31785", 0x52);
  926. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 9), "max31785", 0x54);
  927. }
  928. static bool aspeed_get_mmio_exec(Object *obj, Error **errp)
  929. {
  930. return ASPEED_MACHINE(obj)->mmio_exec;
  931. }
  932. static void aspeed_set_mmio_exec(Object *obj, bool value, Error **errp)
  933. {
  934. ASPEED_MACHINE(obj)->mmio_exec = value;
  935. }
  936. static void aspeed_machine_instance_init(Object *obj)
  937. {
  938. AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(obj);
  939. ASPEED_MACHINE(obj)->mmio_exec = false;
  940. ASPEED_MACHINE(obj)->hw_strap1 = amc->hw_strap1;
  941. }
  942. static char *aspeed_get_fmc_model(Object *obj, Error **errp)
  943. {
  944. AspeedMachineState *bmc = ASPEED_MACHINE(obj);
  945. return g_strdup(bmc->fmc_model);
  946. }
  947. static void aspeed_set_fmc_model(Object *obj, const char *value, Error **errp)
  948. {
  949. AspeedMachineState *bmc = ASPEED_MACHINE(obj);
  950. g_free(bmc->fmc_model);
  951. bmc->fmc_model = g_strdup(value);
  952. }
  953. static char *aspeed_get_spi_model(Object *obj, Error **errp)
  954. {
  955. AspeedMachineState *bmc = ASPEED_MACHINE(obj);
  956. return g_strdup(bmc->spi_model);
  957. }
  958. static void aspeed_set_spi_model(Object *obj, const char *value, Error **errp)
  959. {
  960. AspeedMachineState *bmc = ASPEED_MACHINE(obj);
  961. g_free(bmc->spi_model);
  962. bmc->spi_model = g_strdup(value);
  963. }
  964. static char *aspeed_get_bmc_console(Object *obj, Error **errp)
  965. {
  966. AspeedMachineState *bmc = ASPEED_MACHINE(obj);
  967. AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(bmc);
  968. int uart_chosen = bmc->uart_chosen ? bmc->uart_chosen : amc->uart_default;
  969. return g_strdup_printf("uart%d", aspeed_uart_index(uart_chosen));
  970. }
  971. static void aspeed_set_bmc_console(Object *obj, const char *value, Error **errp)
  972. {
  973. AspeedMachineState *bmc = ASPEED_MACHINE(obj);
  974. AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(bmc);
  975. AspeedSoCClass *sc = ASPEED_SOC_CLASS(object_class_by_name(amc->soc_name));
  976. int val;
  977. int uart_first = aspeed_uart_first(sc);
  978. int uart_last = aspeed_uart_last(sc);
  979. if (sscanf(value, "uart%u", &val) != 1) {
  980. error_setg(errp, "Bad value for \"uart\" property");
  981. return;
  982. }
  983. /* The number of UART depends on the SoC */
  984. if (val < uart_first || val > uart_last) {
  985. error_setg(errp, "\"uart\" should be in range [%d - %d]",
  986. uart_first, uart_last);
  987. return;
  988. }
  989. bmc->uart_chosen = val + ASPEED_DEV_UART0;
  990. }
  991. static void aspeed_machine_class_props_init(ObjectClass *oc)
  992. {
  993. object_class_property_add_bool(oc, "execute-in-place",
  994. aspeed_get_mmio_exec,
  995. aspeed_set_mmio_exec);
  996. object_class_property_set_description(oc, "execute-in-place",
  997. "boot directly from CE0 flash device");
  998. object_class_property_add_str(oc, "bmc-console", aspeed_get_bmc_console,
  999. aspeed_set_bmc_console);
  1000. object_class_property_set_description(oc, "bmc-console",
  1001. "Change the default UART to \"uartX\"");
  1002. object_class_property_add_str(oc, "fmc-model", aspeed_get_fmc_model,
  1003. aspeed_set_fmc_model);
  1004. object_class_property_set_description(oc, "fmc-model",
  1005. "Change the FMC Flash model");
  1006. object_class_property_add_str(oc, "spi-model", aspeed_get_spi_model,
  1007. aspeed_set_spi_model);
  1008. object_class_property_set_description(oc, "spi-model",
  1009. "Change the SPI Flash model");
  1010. }
  1011. static void aspeed_machine_class_init_cpus_defaults(MachineClass *mc)
  1012. {
  1013. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(mc);
  1014. AspeedSoCClass *sc = ASPEED_SOC_CLASS(object_class_by_name(amc->soc_name));
  1015. mc->default_cpus = sc->num_cpus;
  1016. mc->min_cpus = sc->num_cpus;
  1017. mc->max_cpus = sc->num_cpus;
  1018. mc->valid_cpu_types = sc->valid_cpu_types;
  1019. }
  1020. static bool aspeed_machine_ast2600_get_boot_from_emmc(Object *obj, Error **errp)
  1021. {
  1022. AspeedMachineState *bmc = ASPEED_MACHINE(obj);
  1023. return !!(bmc->hw_strap1 & SCU_AST2600_HW_STRAP_BOOT_SRC_EMMC);
  1024. }
  1025. static void aspeed_machine_ast2600_set_boot_from_emmc(Object *obj, bool value,
  1026. Error **errp)
  1027. {
  1028. AspeedMachineState *bmc = ASPEED_MACHINE(obj);
  1029. if (value) {
  1030. bmc->hw_strap1 |= SCU_AST2600_HW_STRAP_BOOT_SRC_EMMC;
  1031. } else {
  1032. bmc->hw_strap1 &= ~SCU_AST2600_HW_STRAP_BOOT_SRC_EMMC;
  1033. }
  1034. }
  1035. static void aspeed_machine_ast2600_class_emmc_init(ObjectClass *oc)
  1036. {
  1037. object_class_property_add_bool(oc, "boot-emmc",
  1038. aspeed_machine_ast2600_get_boot_from_emmc,
  1039. aspeed_machine_ast2600_set_boot_from_emmc);
  1040. object_class_property_set_description(oc, "boot-emmc",
  1041. "Set or unset boot from EMMC");
  1042. }
  1043. static void aspeed_machine_class_init(ObjectClass *oc, void *data)
  1044. {
  1045. MachineClass *mc = MACHINE_CLASS(oc);
  1046. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1047. mc->init = aspeed_machine_init;
  1048. mc->no_floppy = 1;
  1049. mc->no_cdrom = 1;
  1050. mc->no_parallel = 1;
  1051. mc->default_ram_id = "ram";
  1052. amc->macs_mask = ASPEED_MAC0_ON;
  1053. amc->uart_default = ASPEED_DEV_UART5;
  1054. aspeed_machine_class_props_init(oc);
  1055. }
  1056. static void aspeed_machine_palmetto_class_init(ObjectClass *oc, void *data)
  1057. {
  1058. MachineClass *mc = MACHINE_CLASS(oc);
  1059. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1060. mc->desc = "OpenPOWER Palmetto BMC (ARM926EJ-S)";
  1061. amc->soc_name = "ast2400-a1";
  1062. amc->hw_strap1 = PALMETTO_BMC_HW_STRAP1;
  1063. amc->fmc_model = "n25q256a";
  1064. amc->spi_model = "mx25l25635f";
  1065. amc->num_cs = 1;
  1066. amc->i2c_init = palmetto_bmc_i2c_init;
  1067. mc->auto_create_sdcard = true;
  1068. mc->default_ram_size = 256 * MiB;
  1069. aspeed_machine_class_init_cpus_defaults(mc);
  1070. };
  1071. static void aspeed_machine_quanta_q71l_class_init(ObjectClass *oc, void *data)
  1072. {
  1073. MachineClass *mc = MACHINE_CLASS(oc);
  1074. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1075. mc->desc = "Quanta-Q71l BMC (ARM926EJ-S)";
  1076. amc->soc_name = "ast2400-a1";
  1077. amc->hw_strap1 = QUANTA_Q71L_BMC_HW_STRAP1;
  1078. amc->fmc_model = "n25q256a";
  1079. amc->spi_model = "mx25l25635e";
  1080. amc->num_cs = 1;
  1081. amc->i2c_init = quanta_q71l_bmc_i2c_init;
  1082. mc->auto_create_sdcard = true;
  1083. mc->default_ram_size = 128 * MiB;
  1084. aspeed_machine_class_init_cpus_defaults(mc);
  1085. }
  1086. static void aspeed_machine_supermicrox11_bmc_class_init(ObjectClass *oc,
  1087. void *data)
  1088. {
  1089. MachineClass *mc = MACHINE_CLASS(oc);
  1090. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1091. mc->desc = "Supermicro X11 BMC (ARM926EJ-S)";
  1092. amc->soc_name = "ast2400-a1";
  1093. amc->hw_strap1 = SUPERMICROX11_BMC_HW_STRAP1;
  1094. amc->fmc_model = "mx25l25635e";
  1095. amc->spi_model = "mx25l25635e";
  1096. amc->num_cs = 1;
  1097. amc->macs_mask = ASPEED_MAC0_ON | ASPEED_MAC1_ON;
  1098. amc->i2c_init = palmetto_bmc_i2c_init;
  1099. mc->auto_create_sdcard = true;
  1100. mc->default_ram_size = 256 * MiB;
  1101. aspeed_machine_class_init_cpus_defaults(mc);
  1102. }
  1103. static void aspeed_machine_supermicro_x11spi_bmc_class_init(ObjectClass *oc,
  1104. void *data)
  1105. {
  1106. MachineClass *mc = MACHINE_CLASS(oc);
  1107. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1108. mc->desc = "Supermicro X11 SPI BMC (ARM1176)";
  1109. amc->soc_name = "ast2500-a1";
  1110. amc->hw_strap1 = SUPERMICRO_X11SPI_BMC_HW_STRAP1;
  1111. amc->fmc_model = "mx25l25635e";
  1112. amc->spi_model = "mx25l25635e";
  1113. amc->num_cs = 1;
  1114. amc->macs_mask = ASPEED_MAC0_ON | ASPEED_MAC1_ON;
  1115. amc->i2c_init = palmetto_bmc_i2c_init;
  1116. mc->auto_create_sdcard = true;
  1117. mc->default_ram_size = 512 * MiB;
  1118. aspeed_machine_class_init_cpus_defaults(mc);
  1119. }
  1120. static void aspeed_machine_ast2500_evb_class_init(ObjectClass *oc, void *data)
  1121. {
  1122. MachineClass *mc = MACHINE_CLASS(oc);
  1123. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1124. mc->desc = "Aspeed AST2500 EVB (ARM1176)";
  1125. amc->soc_name = "ast2500-a1";
  1126. amc->hw_strap1 = AST2500_EVB_HW_STRAP1;
  1127. amc->fmc_model = "mx25l25635e";
  1128. amc->spi_model = "mx25l25635f";
  1129. amc->num_cs = 1;
  1130. amc->i2c_init = ast2500_evb_i2c_init;
  1131. mc->auto_create_sdcard = true;
  1132. mc->default_ram_size = 512 * MiB;
  1133. aspeed_machine_class_init_cpus_defaults(mc);
  1134. };
  1135. static void aspeed_machine_yosemitev2_class_init(ObjectClass *oc, void *data)
  1136. {
  1137. MachineClass *mc = MACHINE_CLASS(oc);
  1138. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1139. mc->desc = "Facebook YosemiteV2 BMC (ARM1176)";
  1140. amc->soc_name = "ast2500-a1";
  1141. amc->hw_strap1 = AST2500_EVB_HW_STRAP1;
  1142. amc->hw_strap2 = 0;
  1143. amc->fmc_model = "n25q256a";
  1144. amc->spi_model = "mx25l25635e";
  1145. amc->num_cs = 2;
  1146. amc->i2c_init = yosemitev2_bmc_i2c_init;
  1147. mc->auto_create_sdcard = true;
  1148. mc->default_ram_size = 512 * MiB;
  1149. aspeed_machine_class_init_cpus_defaults(mc);
  1150. };
  1151. static void aspeed_machine_romulus_class_init(ObjectClass *oc, void *data)
  1152. {
  1153. MachineClass *mc = MACHINE_CLASS(oc);
  1154. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1155. mc->desc = "OpenPOWER Romulus BMC (ARM1176)";
  1156. amc->soc_name = "ast2500-a1";
  1157. amc->hw_strap1 = ROMULUS_BMC_HW_STRAP1;
  1158. amc->fmc_model = "n25q256a";
  1159. amc->spi_model = "mx66l1g45g";
  1160. amc->num_cs = 2;
  1161. amc->i2c_init = romulus_bmc_i2c_init;
  1162. mc->auto_create_sdcard = true;
  1163. mc->default_ram_size = 512 * MiB;
  1164. aspeed_machine_class_init_cpus_defaults(mc);
  1165. };
  1166. static void aspeed_machine_tiogapass_class_init(ObjectClass *oc, void *data)
  1167. {
  1168. MachineClass *mc = MACHINE_CLASS(oc);
  1169. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1170. mc->desc = "Facebook Tiogapass BMC (ARM1176)";
  1171. amc->soc_name = "ast2500-a1";
  1172. amc->hw_strap1 = AST2500_EVB_HW_STRAP1;
  1173. amc->hw_strap2 = 0;
  1174. amc->fmc_model = "n25q256a";
  1175. amc->spi_model = "mx25l25635e";
  1176. amc->num_cs = 2;
  1177. amc->i2c_init = tiogapass_bmc_i2c_init;
  1178. mc->auto_create_sdcard = true;
  1179. mc->default_ram_size = 1 * GiB;
  1180. aspeed_machine_class_init_cpus_defaults(mc);
  1181. };
  1182. static void aspeed_machine_sonorapass_class_init(ObjectClass *oc, void *data)
  1183. {
  1184. MachineClass *mc = MACHINE_CLASS(oc);
  1185. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1186. mc->desc = "OCP SonoraPass BMC (ARM1176)";
  1187. amc->soc_name = "ast2500-a1";
  1188. amc->hw_strap1 = SONORAPASS_BMC_HW_STRAP1;
  1189. amc->fmc_model = "mx66l1g45g";
  1190. amc->spi_model = "mx66l1g45g";
  1191. amc->num_cs = 2;
  1192. amc->i2c_init = sonorapass_bmc_i2c_init;
  1193. mc->auto_create_sdcard = true;
  1194. mc->default_ram_size = 512 * MiB;
  1195. aspeed_machine_class_init_cpus_defaults(mc);
  1196. };
  1197. static void aspeed_machine_witherspoon_class_init(ObjectClass *oc, void *data)
  1198. {
  1199. MachineClass *mc = MACHINE_CLASS(oc);
  1200. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1201. mc->desc = "OpenPOWER Witherspoon BMC (ARM1176)";
  1202. amc->soc_name = "ast2500-a1";
  1203. amc->hw_strap1 = WITHERSPOON_BMC_HW_STRAP1;
  1204. amc->fmc_model = "mx25l25635f";
  1205. amc->spi_model = "mx66l1g45g";
  1206. amc->num_cs = 2;
  1207. amc->i2c_init = witherspoon_bmc_i2c_init;
  1208. mc->auto_create_sdcard = true;
  1209. mc->default_ram_size = 512 * MiB;
  1210. aspeed_machine_class_init_cpus_defaults(mc);
  1211. };
  1212. static void aspeed_machine_ast2600_evb_class_init(ObjectClass *oc, void *data)
  1213. {
  1214. MachineClass *mc = MACHINE_CLASS(oc);
  1215. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1216. mc->desc = "Aspeed AST2600 EVB (Cortex-A7)";
  1217. amc->soc_name = "ast2600-a3";
  1218. amc->hw_strap1 = AST2600_EVB_HW_STRAP1;
  1219. amc->hw_strap2 = AST2600_EVB_HW_STRAP2;
  1220. amc->fmc_model = "mx66u51235f";
  1221. amc->spi_model = "mx66u51235f";
  1222. amc->num_cs = 1;
  1223. amc->macs_mask = ASPEED_MAC0_ON | ASPEED_MAC1_ON | ASPEED_MAC2_ON |
  1224. ASPEED_MAC3_ON;
  1225. amc->sdhci_wp_inverted = true;
  1226. amc->i2c_init = ast2600_evb_i2c_init;
  1227. mc->auto_create_sdcard = true;
  1228. mc->default_ram_size = 1 * GiB;
  1229. aspeed_machine_class_init_cpus_defaults(mc);
  1230. aspeed_machine_ast2600_class_emmc_init(oc);
  1231. };
  1232. static void aspeed_machine_g220a_class_init(ObjectClass *oc, void *data)
  1233. {
  1234. MachineClass *mc = MACHINE_CLASS(oc);
  1235. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1236. mc->desc = "Bytedance G220A BMC (ARM1176)";
  1237. amc->soc_name = "ast2500-a1";
  1238. amc->hw_strap1 = G220A_BMC_HW_STRAP1;
  1239. amc->fmc_model = "n25q512a";
  1240. amc->spi_model = "mx25l25635e";
  1241. amc->num_cs = 2;
  1242. amc->macs_mask = ASPEED_MAC0_ON | ASPEED_MAC1_ON;
  1243. amc->i2c_init = g220a_bmc_i2c_init;
  1244. mc->auto_create_sdcard = true;
  1245. mc->default_ram_size = 1024 * MiB;
  1246. aspeed_machine_class_init_cpus_defaults(mc);
  1247. };
  1248. static void aspeed_machine_fp5280g2_class_init(ObjectClass *oc, void *data)
  1249. {
  1250. MachineClass *mc = MACHINE_CLASS(oc);
  1251. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1252. mc->desc = "Inspur FP5280G2 BMC (ARM1176)";
  1253. amc->soc_name = "ast2500-a1";
  1254. amc->hw_strap1 = FP5280G2_BMC_HW_STRAP1;
  1255. amc->fmc_model = "n25q512a";
  1256. amc->spi_model = "mx25l25635e";
  1257. amc->num_cs = 2;
  1258. amc->macs_mask = ASPEED_MAC0_ON | ASPEED_MAC1_ON;
  1259. amc->i2c_init = fp5280g2_bmc_i2c_init;
  1260. mc->auto_create_sdcard = true;
  1261. mc->default_ram_size = 512 * MiB;
  1262. aspeed_machine_class_init_cpus_defaults(mc);
  1263. };
  1264. static void aspeed_machine_rainier_class_init(ObjectClass *oc, void *data)
  1265. {
  1266. MachineClass *mc = MACHINE_CLASS(oc);
  1267. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1268. mc->desc = "IBM Rainier BMC (Cortex-A7)";
  1269. amc->soc_name = "ast2600-a3";
  1270. amc->hw_strap1 = RAINIER_BMC_HW_STRAP1;
  1271. amc->hw_strap2 = RAINIER_BMC_HW_STRAP2;
  1272. amc->fmc_model = "mx66l1g45g";
  1273. amc->spi_model = "mx66l1g45g";
  1274. amc->num_cs = 2;
  1275. amc->macs_mask = ASPEED_MAC2_ON | ASPEED_MAC3_ON;
  1276. amc->i2c_init = rainier_bmc_i2c_init;
  1277. mc->auto_create_sdcard = true;
  1278. mc->default_ram_size = 1 * GiB;
  1279. aspeed_machine_class_init_cpus_defaults(mc);
  1280. aspeed_machine_ast2600_class_emmc_init(oc);
  1281. };
  1282. #define FUJI_BMC_RAM_SIZE ASPEED_RAM_SIZE(2 * GiB)
  1283. static void aspeed_machine_fuji_class_init(ObjectClass *oc, void *data)
  1284. {
  1285. MachineClass *mc = MACHINE_CLASS(oc);
  1286. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1287. mc->desc = "Facebook Fuji BMC (Cortex-A7)";
  1288. amc->soc_name = "ast2600-a3";
  1289. amc->hw_strap1 = FUJI_BMC_HW_STRAP1;
  1290. amc->hw_strap2 = FUJI_BMC_HW_STRAP2;
  1291. amc->fmc_model = "mx66l1g45g";
  1292. amc->spi_model = "mx66l1g45g";
  1293. amc->num_cs = 2;
  1294. amc->macs_mask = ASPEED_MAC3_ON;
  1295. amc->i2c_init = fuji_bmc_i2c_init;
  1296. amc->uart_default = ASPEED_DEV_UART1;
  1297. mc->auto_create_sdcard = true;
  1298. mc->default_ram_size = FUJI_BMC_RAM_SIZE;
  1299. aspeed_machine_class_init_cpus_defaults(mc);
  1300. };
  1301. #define BLETCHLEY_BMC_RAM_SIZE ASPEED_RAM_SIZE(2 * GiB)
  1302. static void aspeed_machine_bletchley_class_init(ObjectClass *oc, void *data)
  1303. {
  1304. MachineClass *mc = MACHINE_CLASS(oc);
  1305. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1306. mc->desc = "Facebook Bletchley BMC (Cortex-A7)";
  1307. amc->soc_name = "ast2600-a3";
  1308. amc->hw_strap1 = BLETCHLEY_BMC_HW_STRAP1;
  1309. amc->hw_strap2 = BLETCHLEY_BMC_HW_STRAP2;
  1310. amc->fmc_model = "w25q01jvq";
  1311. amc->spi_model = NULL;
  1312. amc->num_cs = 2;
  1313. amc->macs_mask = ASPEED_MAC2_ON;
  1314. amc->i2c_init = bletchley_bmc_i2c_init;
  1315. mc->auto_create_sdcard = true;
  1316. mc->default_ram_size = BLETCHLEY_BMC_RAM_SIZE;
  1317. aspeed_machine_class_init_cpus_defaults(mc);
  1318. }
  1319. static void fby35_reset(MachineState *state, ResetType type)
  1320. {
  1321. AspeedMachineState *bmc = ASPEED_MACHINE(state);
  1322. AspeedGPIOState *gpio = &bmc->soc->gpio;
  1323. qemu_devices_reset(type);
  1324. /* Board ID: 7 (Class-1, 4 slots) */
  1325. object_property_set_bool(OBJECT(gpio), "gpioV4", true, &error_fatal);
  1326. object_property_set_bool(OBJECT(gpio), "gpioV5", true, &error_fatal);
  1327. object_property_set_bool(OBJECT(gpio), "gpioV6", true, &error_fatal);
  1328. object_property_set_bool(OBJECT(gpio), "gpioV7", false, &error_fatal);
  1329. /* Slot presence pins, inverse polarity. (False means present) */
  1330. object_property_set_bool(OBJECT(gpio), "gpioH4", false, &error_fatal);
  1331. object_property_set_bool(OBJECT(gpio), "gpioH5", true, &error_fatal);
  1332. object_property_set_bool(OBJECT(gpio), "gpioH6", true, &error_fatal);
  1333. object_property_set_bool(OBJECT(gpio), "gpioH7", true, &error_fatal);
  1334. /* Slot 12v power pins, normal polarity. (True means powered-on) */
  1335. object_property_set_bool(OBJECT(gpio), "gpioB2", true, &error_fatal);
  1336. object_property_set_bool(OBJECT(gpio), "gpioB3", false, &error_fatal);
  1337. object_property_set_bool(OBJECT(gpio), "gpioB4", false, &error_fatal);
  1338. object_property_set_bool(OBJECT(gpio), "gpioB5", false, &error_fatal);
  1339. }
  1340. static void aspeed_machine_fby35_class_init(ObjectClass *oc, void *data)
  1341. {
  1342. MachineClass *mc = MACHINE_CLASS(oc);
  1343. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1344. mc->desc = "Facebook fby35 BMC (Cortex-A7)";
  1345. mc->reset = fby35_reset;
  1346. amc->fmc_model = "mx66l1g45g";
  1347. amc->num_cs = 2;
  1348. amc->macs_mask = ASPEED_MAC3_ON;
  1349. amc->i2c_init = fby35_i2c_init;
  1350. mc->auto_create_sdcard = true;
  1351. /* FIXME: Replace this macro with something more general */
  1352. mc->default_ram_size = FUJI_BMC_RAM_SIZE;
  1353. aspeed_machine_class_init_cpus_defaults(mc);
  1354. }
  1355. #define AST1030_INTERNAL_FLASH_SIZE (1024 * 1024)
  1356. /* Main SYSCLK frequency in Hz (200MHz) */
  1357. #define SYSCLK_FRQ 200000000ULL
  1358. static void aspeed_minibmc_machine_init(MachineState *machine)
  1359. {
  1360. AspeedMachineState *bmc = ASPEED_MACHINE(machine);
  1361. AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(machine);
  1362. Clock *sysclk;
  1363. sysclk = clock_new(OBJECT(machine), "SYSCLK");
  1364. clock_set_hz(sysclk, SYSCLK_FRQ);
  1365. bmc->soc = ASPEED_SOC(object_new(amc->soc_name));
  1366. object_property_add_child(OBJECT(machine), "soc", OBJECT(bmc->soc));
  1367. object_unref(OBJECT(bmc->soc));
  1368. qdev_connect_clock_in(DEVICE(bmc->soc), "sysclk", sysclk);
  1369. object_property_set_link(OBJECT(bmc->soc), "memory",
  1370. OBJECT(get_system_memory()), &error_abort);
  1371. connect_serial_hds_to_uarts(bmc);
  1372. qdev_realize(DEVICE(bmc->soc), NULL, &error_abort);
  1373. if (defaults_enabled()) {
  1374. aspeed_board_init_flashes(&bmc->soc->fmc,
  1375. bmc->fmc_model ? bmc->fmc_model : amc->fmc_model,
  1376. amc->num_cs,
  1377. 0);
  1378. aspeed_board_init_flashes(&bmc->soc->spi[0],
  1379. bmc->spi_model ? bmc->spi_model : amc->spi_model,
  1380. amc->num_cs, amc->num_cs);
  1381. aspeed_board_init_flashes(&bmc->soc->spi[1],
  1382. bmc->spi_model ? bmc->spi_model : amc->spi_model,
  1383. amc->num_cs, (amc->num_cs * 2));
  1384. }
  1385. if (amc->i2c_init) {
  1386. amc->i2c_init(bmc);
  1387. }
  1388. armv7m_load_kernel(ARM_CPU(first_cpu),
  1389. machine->kernel_filename,
  1390. 0,
  1391. AST1030_INTERNAL_FLASH_SIZE);
  1392. }
  1393. static void ast1030_evb_i2c_init(AspeedMachineState *bmc)
  1394. {
  1395. AspeedSoCState *soc = bmc->soc;
  1396. /* U10 24C08 connects to SDA/SCL Group 1 by default */
  1397. uint8_t *eeprom_buf = g_malloc0(32 * 1024);
  1398. smbus_eeprom_init_one(aspeed_i2c_get_bus(&soc->i2c, 0), 0x50, eeprom_buf);
  1399. /* U11 LM75 connects to SDA/SCL Group 2 by default */
  1400. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 1), "tmp105", 0x4d);
  1401. }
  1402. static void aspeed_minibmc_machine_ast1030_evb_class_init(ObjectClass *oc,
  1403. void *data)
  1404. {
  1405. MachineClass *mc = MACHINE_CLASS(oc);
  1406. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1407. mc->desc = "Aspeed AST1030 MiniBMC (Cortex-M4)";
  1408. amc->soc_name = "ast1030-a1";
  1409. amc->hw_strap1 = 0;
  1410. amc->hw_strap2 = 0;
  1411. mc->init = aspeed_minibmc_machine_init;
  1412. amc->i2c_init = ast1030_evb_i2c_init;
  1413. mc->default_ram_size = 0;
  1414. amc->fmc_model = "w25q80bl";
  1415. amc->spi_model = "w25q256";
  1416. amc->num_cs = 2;
  1417. amc->macs_mask = 0;
  1418. aspeed_machine_class_init_cpus_defaults(mc);
  1419. }
  1420. #ifdef TARGET_AARCH64
  1421. static void ast2700_evb_i2c_init(AspeedMachineState *bmc)
  1422. {
  1423. AspeedSoCState *soc = bmc->soc;
  1424. /* LM75 is compatible with TMP105 driver */
  1425. i2c_slave_create_simple(aspeed_i2c_get_bus(&soc->i2c, 0),
  1426. TYPE_TMP105, 0x4d);
  1427. }
  1428. static void aspeed_machine_ast2700a0_evb_class_init(ObjectClass *oc, void *data)
  1429. {
  1430. MachineClass *mc = MACHINE_CLASS(oc);
  1431. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1432. mc->alias = "ast2700-evb";
  1433. mc->desc = "Aspeed AST2700 A0 EVB (Cortex-A35)";
  1434. amc->soc_name = "ast2700-a0";
  1435. amc->hw_strap1 = AST2700_EVB_HW_STRAP1;
  1436. amc->hw_strap2 = AST2700_EVB_HW_STRAP2;
  1437. amc->fmc_model = "w25q01jvq";
  1438. amc->spi_model = "w25q512jv";
  1439. amc->num_cs = 2;
  1440. amc->macs_mask = ASPEED_MAC0_ON | ASPEED_MAC1_ON | ASPEED_MAC2_ON;
  1441. amc->uart_default = ASPEED_DEV_UART12;
  1442. amc->i2c_init = ast2700_evb_i2c_init;
  1443. mc->auto_create_sdcard = true;
  1444. mc->default_ram_size = 1 * GiB;
  1445. aspeed_machine_class_init_cpus_defaults(mc);
  1446. }
  1447. static void aspeed_machine_ast2700a1_evb_class_init(ObjectClass *oc, void *data)
  1448. {
  1449. MachineClass *mc = MACHINE_CLASS(oc);
  1450. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1451. mc->desc = "Aspeed AST2700 A1 EVB (Cortex-A35)";
  1452. amc->soc_name = "ast2700-a1";
  1453. amc->hw_strap1 = AST2700_EVB_HW_STRAP1;
  1454. amc->hw_strap2 = AST2700_EVB_HW_STRAP2;
  1455. amc->fmc_model = "w25q01jvq";
  1456. amc->spi_model = "w25q512jv";
  1457. amc->num_cs = 2;
  1458. amc->macs_mask = ASPEED_MAC0_ON | ASPEED_MAC1_ON | ASPEED_MAC2_ON;
  1459. amc->uart_default = ASPEED_DEV_UART12;
  1460. amc->i2c_init = ast2700_evb_i2c_init;
  1461. mc->auto_create_sdcard = true;
  1462. mc->default_ram_size = 1 * GiB;
  1463. aspeed_machine_class_init_cpus_defaults(mc);
  1464. }
  1465. #endif
  1466. static void aspeed_machine_qcom_dc_scm_v1_class_init(ObjectClass *oc,
  1467. void *data)
  1468. {
  1469. MachineClass *mc = MACHINE_CLASS(oc);
  1470. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1471. mc->desc = "Qualcomm DC-SCM V1 BMC (Cortex A7)";
  1472. amc->soc_name = "ast2600-a3";
  1473. amc->hw_strap1 = QCOM_DC_SCM_V1_BMC_HW_STRAP1;
  1474. amc->hw_strap2 = QCOM_DC_SCM_V1_BMC_HW_STRAP2;
  1475. amc->fmc_model = "n25q512a";
  1476. amc->spi_model = "n25q512a";
  1477. amc->num_cs = 2;
  1478. amc->macs_mask = ASPEED_MAC2_ON | ASPEED_MAC3_ON;
  1479. amc->i2c_init = qcom_dc_scm_bmc_i2c_init;
  1480. mc->auto_create_sdcard = true;
  1481. mc->default_ram_size = 1 * GiB;
  1482. aspeed_machine_class_init_cpus_defaults(mc);
  1483. };
  1484. static void aspeed_machine_qcom_firework_class_init(ObjectClass *oc,
  1485. void *data)
  1486. {
  1487. MachineClass *mc = MACHINE_CLASS(oc);
  1488. AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
  1489. mc->desc = "Qualcomm DC-SCM V1/Firework BMC (Cortex A7)";
  1490. amc->soc_name = "ast2600-a3";
  1491. amc->hw_strap1 = QCOM_DC_SCM_V1_BMC_HW_STRAP1;
  1492. amc->hw_strap2 = QCOM_DC_SCM_V1_BMC_HW_STRAP2;
  1493. amc->fmc_model = "n25q512a";
  1494. amc->spi_model = "n25q512a";
  1495. amc->num_cs = 2;
  1496. amc->macs_mask = ASPEED_MAC2_ON | ASPEED_MAC3_ON;
  1497. amc->i2c_init = qcom_dc_scm_firework_i2c_init;
  1498. mc->auto_create_sdcard = true;
  1499. mc->default_ram_size = 1 * GiB;
  1500. aspeed_machine_class_init_cpus_defaults(mc);
  1501. };
  1502. static const TypeInfo aspeed_machine_types[] = {
  1503. {
  1504. .name = MACHINE_TYPE_NAME("palmetto-bmc"),
  1505. .parent = TYPE_ASPEED_MACHINE,
  1506. .class_init = aspeed_machine_palmetto_class_init,
  1507. }, {
  1508. .name = MACHINE_TYPE_NAME("supermicrox11-bmc"),
  1509. .parent = TYPE_ASPEED_MACHINE,
  1510. .class_init = aspeed_machine_supermicrox11_bmc_class_init,
  1511. }, {
  1512. .name = MACHINE_TYPE_NAME("supermicro-x11spi-bmc"),
  1513. .parent = TYPE_ASPEED_MACHINE,
  1514. .class_init = aspeed_machine_supermicro_x11spi_bmc_class_init,
  1515. }, {
  1516. .name = MACHINE_TYPE_NAME("ast2500-evb"),
  1517. .parent = TYPE_ASPEED_MACHINE,
  1518. .class_init = aspeed_machine_ast2500_evb_class_init,
  1519. }, {
  1520. .name = MACHINE_TYPE_NAME("romulus-bmc"),
  1521. .parent = TYPE_ASPEED_MACHINE,
  1522. .class_init = aspeed_machine_romulus_class_init,
  1523. }, {
  1524. .name = MACHINE_TYPE_NAME("sonorapass-bmc"),
  1525. .parent = TYPE_ASPEED_MACHINE,
  1526. .class_init = aspeed_machine_sonorapass_class_init,
  1527. }, {
  1528. .name = MACHINE_TYPE_NAME("witherspoon-bmc"),
  1529. .parent = TYPE_ASPEED_MACHINE,
  1530. .class_init = aspeed_machine_witherspoon_class_init,
  1531. }, {
  1532. .name = MACHINE_TYPE_NAME("ast2600-evb"),
  1533. .parent = TYPE_ASPEED_MACHINE,
  1534. .class_init = aspeed_machine_ast2600_evb_class_init,
  1535. }, {
  1536. .name = MACHINE_TYPE_NAME("yosemitev2-bmc"),
  1537. .parent = TYPE_ASPEED_MACHINE,
  1538. .class_init = aspeed_machine_yosemitev2_class_init,
  1539. }, {
  1540. .name = MACHINE_TYPE_NAME("tiogapass-bmc"),
  1541. .parent = TYPE_ASPEED_MACHINE,
  1542. .class_init = aspeed_machine_tiogapass_class_init,
  1543. }, {
  1544. .name = MACHINE_TYPE_NAME("g220a-bmc"),
  1545. .parent = TYPE_ASPEED_MACHINE,
  1546. .class_init = aspeed_machine_g220a_class_init,
  1547. }, {
  1548. .name = MACHINE_TYPE_NAME("qcom-dc-scm-v1-bmc"),
  1549. .parent = TYPE_ASPEED_MACHINE,
  1550. .class_init = aspeed_machine_qcom_dc_scm_v1_class_init,
  1551. }, {
  1552. .name = MACHINE_TYPE_NAME("qcom-firework-bmc"),
  1553. .parent = TYPE_ASPEED_MACHINE,
  1554. .class_init = aspeed_machine_qcom_firework_class_init,
  1555. }, {
  1556. .name = MACHINE_TYPE_NAME("fp5280g2-bmc"),
  1557. .parent = TYPE_ASPEED_MACHINE,
  1558. .class_init = aspeed_machine_fp5280g2_class_init,
  1559. }, {
  1560. .name = MACHINE_TYPE_NAME("quanta-q71l-bmc"),
  1561. .parent = TYPE_ASPEED_MACHINE,
  1562. .class_init = aspeed_machine_quanta_q71l_class_init,
  1563. }, {
  1564. .name = MACHINE_TYPE_NAME("rainier-bmc"),
  1565. .parent = TYPE_ASPEED_MACHINE,
  1566. .class_init = aspeed_machine_rainier_class_init,
  1567. }, {
  1568. .name = MACHINE_TYPE_NAME("fuji-bmc"),
  1569. .parent = TYPE_ASPEED_MACHINE,
  1570. .class_init = aspeed_machine_fuji_class_init,
  1571. }, {
  1572. .name = MACHINE_TYPE_NAME("bletchley-bmc"),
  1573. .parent = TYPE_ASPEED_MACHINE,
  1574. .class_init = aspeed_machine_bletchley_class_init,
  1575. }, {
  1576. .name = MACHINE_TYPE_NAME("fby35-bmc"),
  1577. .parent = MACHINE_TYPE_NAME("ast2600-evb"),
  1578. .class_init = aspeed_machine_fby35_class_init,
  1579. }, {
  1580. .name = MACHINE_TYPE_NAME("ast1030-evb"),
  1581. .parent = TYPE_ASPEED_MACHINE,
  1582. .class_init = aspeed_minibmc_machine_ast1030_evb_class_init,
  1583. #ifdef TARGET_AARCH64
  1584. }, {
  1585. .name = MACHINE_TYPE_NAME("ast2700a0-evb"),
  1586. .parent = TYPE_ASPEED_MACHINE,
  1587. .class_init = aspeed_machine_ast2700a0_evb_class_init,
  1588. }, {
  1589. .name = MACHINE_TYPE_NAME("ast2700a1-evb"),
  1590. .parent = TYPE_ASPEED_MACHINE,
  1591. .class_init = aspeed_machine_ast2700a1_evb_class_init,
  1592. #endif
  1593. }, {
  1594. .name = TYPE_ASPEED_MACHINE,
  1595. .parent = TYPE_MACHINE,
  1596. .instance_size = sizeof(AspeedMachineState),
  1597. .instance_init = aspeed_machine_instance_init,
  1598. .class_size = sizeof(AspeedMachineClass),
  1599. .class_init = aspeed_machine_class_init,
  1600. .abstract = true,
  1601. }
  1602. };
  1603. DEFINE_TYPES(aspeed_machine_types)