2
0

allwinner-h3.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491
  1. /*
  2. * Allwinner H3 System on Chip emulation
  3. *
  4. * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com>
  5. *
  6. * This program is free software: you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation, either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "qemu/osdep.h"
  20. #include "qapi/error.h"
  21. #include "qemu/error-report.h"
  22. #include "qemu/module.h"
  23. #include "qemu/units.h"
  24. #include "hw/qdev-core.h"
  25. #include "hw/sysbus.h"
  26. #include "hw/char/serial-mm.h"
  27. #include "hw/misc/unimp.h"
  28. #include "hw/usb/hcd-ehci.h"
  29. #include "hw/loader.h"
  30. #include "system/system.h"
  31. #include "hw/arm/allwinner-h3.h"
  32. #include "target/arm/cpu-qom.h"
  33. #include "target/arm/gtimer.h"
  34. /* Memory map */
  35. const hwaddr allwinner_h3_memmap[] = {
  36. [AW_H3_DEV_SRAM_A1] = 0x00000000,
  37. [AW_H3_DEV_SRAM_A2] = 0x00044000,
  38. [AW_H3_DEV_SRAM_C] = 0x00010000,
  39. [AW_H3_DEV_SYSCTRL] = 0x01c00000,
  40. [AW_H3_DEV_MMC0] = 0x01c0f000,
  41. [AW_H3_DEV_SID] = 0x01c14000,
  42. [AW_H3_DEV_EHCI0] = 0x01c1a000,
  43. [AW_H3_DEV_OHCI0] = 0x01c1a400,
  44. [AW_H3_DEV_EHCI1] = 0x01c1b000,
  45. [AW_H3_DEV_OHCI1] = 0x01c1b400,
  46. [AW_H3_DEV_EHCI2] = 0x01c1c000,
  47. [AW_H3_DEV_OHCI2] = 0x01c1c400,
  48. [AW_H3_DEV_EHCI3] = 0x01c1d000,
  49. [AW_H3_DEV_OHCI3] = 0x01c1d400,
  50. [AW_H3_DEV_CCU] = 0x01c20000,
  51. [AW_H3_DEV_PIT] = 0x01c20c00,
  52. [AW_H3_DEV_WDT] = 0x01c20ca0,
  53. [AW_H3_DEV_UART0] = 0x01c28000,
  54. [AW_H3_DEV_UART1] = 0x01c28400,
  55. [AW_H3_DEV_UART2] = 0x01c28800,
  56. [AW_H3_DEV_UART3] = 0x01c28c00,
  57. [AW_H3_DEV_TWI0] = 0x01c2ac00,
  58. [AW_H3_DEV_TWI1] = 0x01c2b000,
  59. [AW_H3_DEV_TWI2] = 0x01c2b400,
  60. [AW_H3_DEV_EMAC] = 0x01c30000,
  61. [AW_H3_DEV_DRAMCOM] = 0x01c62000,
  62. [AW_H3_DEV_DRAMCTL] = 0x01c63000,
  63. [AW_H3_DEV_DRAMPHY] = 0x01c65000,
  64. [AW_H3_DEV_GIC_DIST] = 0x01c81000,
  65. [AW_H3_DEV_GIC_CPU] = 0x01c82000,
  66. [AW_H3_DEV_GIC_HYP] = 0x01c84000,
  67. [AW_H3_DEV_GIC_VCPU] = 0x01c86000,
  68. [AW_H3_DEV_RTC] = 0x01f00000,
  69. [AW_H3_DEV_CPUCFG] = 0x01f01c00,
  70. [AW_H3_DEV_R_TWI] = 0x01f02400,
  71. [AW_H3_DEV_SDRAM] = 0x40000000
  72. };
  73. /* List of unimplemented devices */
  74. struct AwH3Unimplemented {
  75. const char *device_name;
  76. hwaddr base;
  77. hwaddr size;
  78. } unimplemented[] = {
  79. { "d-engine", 0x01000000, 4 * MiB },
  80. { "d-inter", 0x01400000, 128 * KiB },
  81. { "dma", 0x01c02000, 4 * KiB },
  82. { "nfdc", 0x01c03000, 4 * KiB },
  83. { "ts", 0x01c06000, 4 * KiB },
  84. { "keymem", 0x01c0b000, 4 * KiB },
  85. { "lcd0", 0x01c0c000, 4 * KiB },
  86. { "lcd1", 0x01c0d000, 4 * KiB },
  87. { "ve", 0x01c0e000, 4 * KiB },
  88. { "mmc1", 0x01c10000, 4 * KiB },
  89. { "mmc2", 0x01c11000, 4 * KiB },
  90. { "crypto", 0x01c15000, 4 * KiB },
  91. { "msgbox", 0x01c17000, 4 * KiB },
  92. { "spinlock", 0x01c18000, 4 * KiB },
  93. { "usb0-otg", 0x01c19000, 4 * KiB },
  94. { "usb0-phy", 0x01c1a000, 4 * KiB },
  95. { "usb1-phy", 0x01c1b000, 4 * KiB },
  96. { "usb2-phy", 0x01c1c000, 4 * KiB },
  97. { "usb3-phy", 0x01c1d000, 4 * KiB },
  98. { "smc", 0x01c1e000, 4 * KiB },
  99. { "pio", 0x01c20800, 1 * KiB },
  100. { "owa", 0x01c21000, 1 * KiB },
  101. { "pwm", 0x01c21400, 1 * KiB },
  102. { "keyadc", 0x01c21800, 1 * KiB },
  103. { "pcm0", 0x01c22000, 1 * KiB },
  104. { "pcm1", 0x01c22400, 1 * KiB },
  105. { "pcm2", 0x01c22800, 1 * KiB },
  106. { "audio", 0x01c22c00, 2 * KiB },
  107. { "smta", 0x01c23400, 1 * KiB },
  108. { "ths", 0x01c25000, 1 * KiB },
  109. { "uart0", 0x01c28000, 1 * KiB },
  110. { "uart1", 0x01c28400, 1 * KiB },
  111. { "uart2", 0x01c28800, 1 * KiB },
  112. { "uart3", 0x01c28c00, 1 * KiB },
  113. { "scr", 0x01c2c400, 1 * KiB },
  114. { "gpu", 0x01c40000, 64 * KiB },
  115. { "hstmr", 0x01c60000, 4 * KiB },
  116. { "spi0", 0x01c68000, 4 * KiB },
  117. { "spi1", 0x01c69000, 4 * KiB },
  118. { "csi", 0x01cb0000, 320 * KiB },
  119. { "tve", 0x01e00000, 64 * KiB },
  120. { "hdmi", 0x01ee0000, 128 * KiB },
  121. { "r_timer", 0x01f00800, 1 * KiB },
  122. { "r_intc", 0x01f00c00, 1 * KiB },
  123. { "r_wdog", 0x01f01000, 1 * KiB },
  124. { "r_prcm", 0x01f01400, 1 * KiB },
  125. { "r_twd", 0x01f01800, 1 * KiB },
  126. { "r_cir-rx", 0x01f02000, 1 * KiB },
  127. { "r_uart", 0x01f02800, 1 * KiB },
  128. { "r_pio", 0x01f02c00, 1 * KiB },
  129. { "r_pwm", 0x01f03800, 1 * KiB },
  130. { "core-dbg", 0x3f500000, 128 * KiB },
  131. { "tsgen-ro", 0x3f506000, 4 * KiB },
  132. { "tsgen-ctl", 0x3f507000, 4 * KiB },
  133. { "ddr-mem", 0x40000000, 2 * GiB },
  134. { "n-brom", 0xffff0000, 32 * KiB },
  135. { "s-brom", 0xffff0000, 64 * KiB }
  136. };
  137. /* Per Processor Interrupts */
  138. enum {
  139. AW_H3_GIC_PPI_MAINT = 9,
  140. AW_H3_GIC_PPI_HYPTIMER = 10,
  141. AW_H3_GIC_PPI_VIRTTIMER = 11,
  142. AW_H3_GIC_PPI_SECTIMER = 13,
  143. AW_H3_GIC_PPI_PHYSTIMER = 14
  144. };
  145. /* Shared Processor Interrupts */
  146. enum {
  147. AW_H3_GIC_SPI_UART0 = 0,
  148. AW_H3_GIC_SPI_UART1 = 1,
  149. AW_H3_GIC_SPI_UART2 = 2,
  150. AW_H3_GIC_SPI_UART3 = 3,
  151. AW_H3_GIC_SPI_TWI0 = 6,
  152. AW_H3_GIC_SPI_TWI1 = 7,
  153. AW_H3_GIC_SPI_TWI2 = 8,
  154. AW_H3_GIC_SPI_TIMER0 = 18,
  155. AW_H3_GIC_SPI_TIMER1 = 19,
  156. AW_H3_GIC_SPI_R_TWI = 44,
  157. AW_H3_GIC_SPI_MMC0 = 60,
  158. AW_H3_GIC_SPI_EHCI0 = 72,
  159. AW_H3_GIC_SPI_OHCI0 = 73,
  160. AW_H3_GIC_SPI_EHCI1 = 74,
  161. AW_H3_GIC_SPI_OHCI1 = 75,
  162. AW_H3_GIC_SPI_EHCI2 = 76,
  163. AW_H3_GIC_SPI_OHCI2 = 77,
  164. AW_H3_GIC_SPI_EHCI3 = 78,
  165. AW_H3_GIC_SPI_OHCI3 = 79,
  166. AW_H3_GIC_SPI_EMAC = 82
  167. };
  168. /* Allwinner H3 general constants */
  169. enum {
  170. AW_H3_GIC_NUM_SPI = 128
  171. };
  172. void allwinner_h3_bootrom_setup(AwH3State *s, BlockBackend *blk)
  173. {
  174. const int64_t rom_size = 32 * KiB;
  175. g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size);
  176. if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) {
  177. error_report("%s: failed to read BlockBackend data", __func__);
  178. exit(1);
  179. }
  180. rom_add_blob("allwinner-h3.bootrom", buffer, rom_size,
  181. rom_size, s->memmap[AW_H3_DEV_SRAM_A1],
  182. NULL, NULL, NULL, NULL, false);
  183. }
  184. static void allwinner_h3_init(Object *obj)
  185. {
  186. AwH3State *s = AW_H3(obj);
  187. s->memmap = allwinner_h3_memmap;
  188. for (int i = 0; i < AW_H3_NUM_CPUS; i++) {
  189. object_initialize_child(obj, "cpu[*]", &s->cpus[i],
  190. ARM_CPU_TYPE_NAME("cortex-a7"));
  191. }
  192. object_initialize_child(obj, "gic", &s->gic, TYPE_ARM_GIC);
  193. object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT);
  194. object_property_add_alias(obj, "clk0-freq", OBJECT(&s->timer),
  195. "clk0-freq");
  196. object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer),
  197. "clk1-freq");
  198. object_initialize_child(obj, "ccu", &s->ccu, TYPE_AW_H3_CCU);
  199. object_initialize_child(obj, "sysctrl", &s->sysctrl, TYPE_AW_H3_SYSCTRL);
  200. object_initialize_child(obj, "cpucfg", &s->cpucfg, TYPE_AW_CPUCFG);
  201. object_initialize_child(obj, "sid", &s->sid, TYPE_AW_SID);
  202. object_property_add_alias(obj, "identifier", OBJECT(&s->sid),
  203. "identifier");
  204. object_initialize_child(obj, "mmc0", &s->mmc0, TYPE_AW_SDHOST_SUN5I);
  205. object_initialize_child(obj, "emac", &s->emac, TYPE_AW_SUN8I_EMAC);
  206. object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_H3_DRAMC);
  207. object_property_add_alias(obj, "ram-addr", OBJECT(&s->dramc),
  208. "ram-addr");
  209. object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc),
  210. "ram-size");
  211. object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I);
  212. object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C_SUN6I);
  213. object_initialize_child(obj, "twi1", &s->i2c1, TYPE_AW_I2C_SUN6I);
  214. object_initialize_child(obj, "twi2", &s->i2c2, TYPE_AW_I2C_SUN6I);
  215. object_initialize_child(obj, "r_twi", &s->r_twi, TYPE_AW_I2C_SUN6I);
  216. object_initialize_child(obj, "wdt", &s->wdt, TYPE_AW_WDT_SUN6I);
  217. }
  218. static void allwinner_h3_realize(DeviceState *dev, Error **errp)
  219. {
  220. AwH3State *s = AW_H3(dev);
  221. unsigned i;
  222. /* CPUs */
  223. for (i = 0; i < AW_H3_NUM_CPUS; i++) {
  224. /*
  225. * Disable secondary CPUs. Guest EL3 firmware will start
  226. * them via CPU reset control registers.
  227. */
  228. qdev_prop_set_bit(DEVICE(&s->cpus[i]), "start-powered-off",
  229. i > 0);
  230. /* All exception levels required */
  231. qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el3", true);
  232. qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el2", true);
  233. /* Mark realized */
  234. qdev_realize(DEVICE(&s->cpus[i]), NULL, &error_fatal);
  235. }
  236. /* Generic Interrupt Controller */
  237. qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", AW_H3_GIC_NUM_SPI +
  238. GIC_INTERNAL);
  239. qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
  240. qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", AW_H3_NUM_CPUS);
  241. qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", false);
  242. qdev_prop_set_bit(DEVICE(&s->gic), "has-virtualization-extensions", true);
  243. sysbus_realize(SYS_BUS_DEVICE(&s->gic), &error_fatal);
  244. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0, s->memmap[AW_H3_DEV_GIC_DIST]);
  245. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1, s->memmap[AW_H3_DEV_GIC_CPU]);
  246. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 2, s->memmap[AW_H3_DEV_GIC_HYP]);
  247. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 3, s->memmap[AW_H3_DEV_GIC_VCPU]);
  248. /*
  249. * Wire the outputs from each CPU's generic timer and the GICv3
  250. * maintenance interrupt signal to the appropriate GIC PPI inputs,
  251. * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs.
  252. */
  253. for (i = 0; i < AW_H3_NUM_CPUS; i++) {
  254. DeviceState *cpudev = DEVICE(&s->cpus[i]);
  255. int ppibase = AW_H3_GIC_NUM_SPI + i * GIC_INTERNAL + GIC_NR_SGIS;
  256. int irq;
  257. /*
  258. * Mapping from the output timer irq lines from the CPU to the
  259. * GIC PPI inputs used for this board.
  260. */
  261. const int timer_irq[] = {
  262. [GTIMER_PHYS] = AW_H3_GIC_PPI_PHYSTIMER,
  263. [GTIMER_VIRT] = AW_H3_GIC_PPI_VIRTTIMER,
  264. [GTIMER_HYP] = AW_H3_GIC_PPI_HYPTIMER,
  265. [GTIMER_SEC] = AW_H3_GIC_PPI_SECTIMER,
  266. };
  267. /* Connect CPU timer outputs to GIC PPI inputs */
  268. for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) {
  269. qdev_connect_gpio_out(cpudev, irq,
  270. qdev_get_gpio_in(DEVICE(&s->gic),
  271. ppibase + timer_irq[irq]));
  272. }
  273. /* Connect GIC outputs to CPU interrupt inputs */
  274. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
  275. qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
  276. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + AW_H3_NUM_CPUS,
  277. qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
  278. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (2 * AW_H3_NUM_CPUS),
  279. qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ));
  280. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (3 * AW_H3_NUM_CPUS),
  281. qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ));
  282. /* GIC maintenance signal */
  283. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (4 * AW_H3_NUM_CPUS),
  284. qdev_get_gpio_in(DEVICE(&s->gic),
  285. ppibase + AW_H3_GIC_PPI_MAINT));
  286. }
  287. /* Timer */
  288. sysbus_realize(SYS_BUS_DEVICE(&s->timer), &error_fatal);
  289. sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer), 0, s->memmap[AW_H3_DEV_PIT]);
  290. sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 0,
  291. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER0));
  292. sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 1,
  293. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER1));
  294. /* SRAM */
  295. memory_region_init_ram(&s->sram_a1, OBJECT(dev), "sram A1",
  296. 64 * KiB, &error_abort);
  297. memory_region_init_ram(&s->sram_a2, OBJECT(dev), "sram A2",
  298. 32 * KiB, &error_abort);
  299. memory_region_init_ram(&s->sram_c, OBJECT(dev), "sram C",
  300. 44 * KiB, &error_abort);
  301. memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_DEV_SRAM_A1],
  302. &s->sram_a1);
  303. memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_DEV_SRAM_A2],
  304. &s->sram_a2);
  305. memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_DEV_SRAM_C],
  306. &s->sram_c);
  307. /* Clock Control Unit */
  308. sysbus_realize(SYS_BUS_DEVICE(&s->ccu), &error_fatal);
  309. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_DEV_CCU]);
  310. /* System Control */
  311. sysbus_realize(SYS_BUS_DEVICE(&s->sysctrl), &error_fatal);
  312. sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctrl), 0, s->memmap[AW_H3_DEV_SYSCTRL]);
  313. /* CPU Configuration */
  314. sysbus_realize(SYS_BUS_DEVICE(&s->cpucfg), &error_fatal);
  315. sysbus_mmio_map(SYS_BUS_DEVICE(&s->cpucfg), 0, s->memmap[AW_H3_DEV_CPUCFG]);
  316. /* Security Identifier */
  317. sysbus_realize(SYS_BUS_DEVICE(&s->sid), &error_fatal);
  318. sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_DEV_SID]);
  319. /* SD/MMC */
  320. object_property_set_link(OBJECT(&s->mmc0), "dma-memory",
  321. OBJECT(get_system_memory()), &error_fatal);
  322. sysbus_realize(SYS_BUS_DEVICE(&s->mmc0), &error_fatal);
  323. sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, s->memmap[AW_H3_DEV_MMC0]);
  324. sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0,
  325. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_MMC0));
  326. object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0),
  327. "sd-bus");
  328. /* EMAC */
  329. qemu_configure_nic_device(DEVICE(&s->emac), true, NULL);
  330. object_property_set_link(OBJECT(&s->emac), "dma-memory",
  331. OBJECT(get_system_memory()), &error_fatal);
  332. sysbus_realize(SYS_BUS_DEVICE(&s->emac), &error_fatal);
  333. sysbus_mmio_map(SYS_BUS_DEVICE(&s->emac), 0, s->memmap[AW_H3_DEV_EMAC]);
  334. sysbus_connect_irq(SYS_BUS_DEVICE(&s->emac), 0,
  335. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_EMAC));
  336. /* Universal Serial Bus */
  337. sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_DEV_EHCI0],
  338. qdev_get_gpio_in(DEVICE(&s->gic),
  339. AW_H3_GIC_SPI_EHCI0));
  340. sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_DEV_EHCI1],
  341. qdev_get_gpio_in(DEVICE(&s->gic),
  342. AW_H3_GIC_SPI_EHCI1));
  343. sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_DEV_EHCI2],
  344. qdev_get_gpio_in(DEVICE(&s->gic),
  345. AW_H3_GIC_SPI_EHCI2));
  346. sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_DEV_EHCI3],
  347. qdev_get_gpio_in(DEVICE(&s->gic),
  348. AW_H3_GIC_SPI_EHCI3));
  349. sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_DEV_OHCI0],
  350. qdev_get_gpio_in(DEVICE(&s->gic),
  351. AW_H3_GIC_SPI_OHCI0));
  352. sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_DEV_OHCI1],
  353. qdev_get_gpio_in(DEVICE(&s->gic),
  354. AW_H3_GIC_SPI_OHCI1));
  355. sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_DEV_OHCI2],
  356. qdev_get_gpio_in(DEVICE(&s->gic),
  357. AW_H3_GIC_SPI_OHCI2));
  358. sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_DEV_OHCI3],
  359. qdev_get_gpio_in(DEVICE(&s->gic),
  360. AW_H3_GIC_SPI_OHCI3));
  361. /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */
  362. serial_mm_init(get_system_memory(), s->memmap[AW_H3_DEV_UART0], 2,
  363. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0),
  364. 115200, serial_hd(0), DEVICE_LITTLE_ENDIAN);
  365. /* UART1 */
  366. serial_mm_init(get_system_memory(), s->memmap[AW_H3_DEV_UART1], 2,
  367. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART1),
  368. 115200, serial_hd(1), DEVICE_LITTLE_ENDIAN);
  369. /* UART2 */
  370. serial_mm_init(get_system_memory(), s->memmap[AW_H3_DEV_UART2], 2,
  371. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART2),
  372. 115200, serial_hd(2), DEVICE_LITTLE_ENDIAN);
  373. /* UART3 */
  374. serial_mm_init(get_system_memory(), s->memmap[AW_H3_DEV_UART3], 2,
  375. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART3),
  376. 115200, serial_hd(3), DEVICE_LITTLE_ENDIAN);
  377. /* DRAMC */
  378. sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal);
  379. sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, s->memmap[AW_H3_DEV_DRAMCOM]);
  380. sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, s->memmap[AW_H3_DEV_DRAMCTL]);
  381. sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, s->memmap[AW_H3_DEV_DRAMPHY]);
  382. /* RTC */
  383. sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal);
  384. sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_DEV_RTC]);
  385. /* I2C */
  386. sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal);
  387. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, s->memmap[AW_H3_DEV_TWI0]);
  388. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0,
  389. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI0));
  390. sysbus_realize(SYS_BUS_DEVICE(&s->i2c1), &error_fatal);
  391. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c1), 0, s->memmap[AW_H3_DEV_TWI1]);
  392. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c1), 0,
  393. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI1));
  394. sysbus_realize(SYS_BUS_DEVICE(&s->i2c2), &error_fatal);
  395. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c2), 0, s->memmap[AW_H3_DEV_TWI2]);
  396. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c2), 0,
  397. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI2));
  398. sysbus_realize(SYS_BUS_DEVICE(&s->r_twi), &error_fatal);
  399. sysbus_mmio_map(SYS_BUS_DEVICE(&s->r_twi), 0, s->memmap[AW_H3_DEV_R_TWI]);
  400. sysbus_connect_irq(SYS_BUS_DEVICE(&s->r_twi), 0,
  401. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_R_TWI));
  402. /* WDT */
  403. sysbus_realize(SYS_BUS_DEVICE(&s->wdt), &error_fatal);
  404. sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->wdt), 0,
  405. s->memmap[AW_H3_DEV_WDT], 1);
  406. /* Unimplemented devices */
  407. for (i = 0; i < ARRAY_SIZE(unimplemented); i++) {
  408. create_unimplemented_device(unimplemented[i].device_name,
  409. unimplemented[i].base,
  410. unimplemented[i].size);
  411. }
  412. }
  413. static void allwinner_h3_class_init(ObjectClass *oc, void *data)
  414. {
  415. DeviceClass *dc = DEVICE_CLASS(oc);
  416. dc->realize = allwinner_h3_realize;
  417. /* Reason: uses serial_hd() in realize function */
  418. dc->user_creatable = false;
  419. }
  420. static const TypeInfo allwinner_h3_type_info = {
  421. .name = TYPE_AW_H3,
  422. .parent = TYPE_DEVICE,
  423. .instance_size = sizeof(AwH3State),
  424. .instance_init = allwinner_h3_init,
  425. .class_init = allwinner_h3_class_init,
  426. };
  427. static void allwinner_h3_register_types(void)
  428. {
  429. type_register_static(&allwinner_h3_type_info);
  430. }
  431. type_init(allwinner_h3_register_types)