2
0

allwinner-a10.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. /*
  2. * Allwinner A10 SoC emulation
  3. *
  4. * Copyright (C) 2013 Li Guang
  5. * Written by Li Guang <lig.fnst@cn.fujitsu.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  15. * for more details.
  16. */
  17. #include "qemu/osdep.h"
  18. #include "qapi/error.h"
  19. #include "qemu/error-report.h"
  20. #include "qemu/module.h"
  21. #include "hw/char/serial-mm.h"
  22. #include "hw/sysbus.h"
  23. #include "hw/arm/allwinner-a10.h"
  24. #include "hw/misc/unimp.h"
  25. #include "system/system.h"
  26. #include "hw/boards.h"
  27. #include "hw/usb/hcd-ohci.h"
  28. #include "hw/loader.h"
  29. #include "target/arm/cpu-qom.h"
  30. #define AW_A10_SRAM_A_BASE 0x00000000
  31. #define AW_A10_DRAMC_BASE 0x01c01000
  32. #define AW_A10_MMC0_BASE 0x01c0f000
  33. #define AW_A10_CCM_BASE 0x01c20000
  34. #define AW_A10_PIC_REG_BASE 0x01c20400
  35. #define AW_A10_PIT_REG_BASE 0x01c20c00
  36. #define AW_A10_UART0_REG_BASE 0x01c28000
  37. #define AW_A10_SPI0_BASE 0x01c05000
  38. #define AW_A10_EMAC_BASE 0x01c0b000
  39. #define AW_A10_EHCI_BASE 0x01c14000
  40. #define AW_A10_OHCI_BASE 0x01c14400
  41. #define AW_A10_SATA_BASE 0x01c18000
  42. #define AW_A10_WDT_BASE 0x01c20c90
  43. #define AW_A10_RTC_BASE 0x01c20d00
  44. #define AW_A10_I2C0_BASE 0x01c2ac00
  45. void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk)
  46. {
  47. const int64_t rom_size = 32 * KiB;
  48. g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size);
  49. if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) {
  50. error_report("%s: failed to read BlockBackend data", __func__);
  51. exit(1);
  52. }
  53. rom_add_blob("allwinner-a10.bootrom", buffer, rom_size,
  54. rom_size, AW_A10_SRAM_A_BASE,
  55. NULL, NULL, NULL, NULL, false);
  56. }
  57. static void aw_a10_init(Object *obj)
  58. {
  59. AwA10State *s = AW_A10(obj);
  60. object_initialize_child(obj, "cpu", &s->cpu,
  61. ARM_CPU_TYPE_NAME("cortex-a8"));
  62. object_initialize_child(obj, "intc", &s->intc, TYPE_AW_A10_PIC);
  63. object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT);
  64. object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM);
  65. object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_A10_DRAMC);
  66. object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC);
  67. object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI);
  68. object_initialize_child(obj, "i2c0", &s->i2c0, TYPE_AW_I2C);
  69. object_initialize_child(obj, "spi0", &s->spi0, TYPE_AW_A10_SPI);
  70. for (size_t i = 0; i < AW_A10_NUM_USB; i++) {
  71. object_initialize_child(obj, "ehci[*]", &s->ehci[i],
  72. TYPE_PLATFORM_EHCI);
  73. object_initialize_child(obj, "ohci[*]", &s->ohci[i], TYPE_SYSBUS_OHCI);
  74. }
  75. object_initialize_child(obj, "mmc0", &s->mmc0, TYPE_AW_SDHOST_SUN4I);
  76. object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN4I);
  77. object_initialize_child(obj, "wdt", &s->wdt, TYPE_AW_WDT_SUN4I);
  78. }
  79. static void aw_a10_realize(DeviceState *dev, Error **errp)
  80. {
  81. AwA10State *s = AW_A10(dev);
  82. SysBusDevice *sysbusdev;
  83. if (!qdev_realize(DEVICE(&s->cpu), NULL, errp)) {
  84. return;
  85. }
  86. if (!sysbus_realize(SYS_BUS_DEVICE(&s->intc), errp)) {
  87. return;
  88. }
  89. sysbusdev = SYS_BUS_DEVICE(&s->intc);
  90. sysbus_mmio_map(sysbusdev, 0, AW_A10_PIC_REG_BASE);
  91. sysbus_connect_irq(sysbusdev, 0,
  92. qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ));
  93. sysbus_connect_irq(sysbusdev, 1,
  94. qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ));
  95. qdev_pass_gpios(DEVICE(&s->intc), dev, NULL);
  96. if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer), errp)) {
  97. return;
  98. }
  99. sysbusdev = SYS_BUS_DEVICE(&s->timer);
  100. sysbus_mmio_map(sysbusdev, 0, AW_A10_PIT_REG_BASE);
  101. sysbus_connect_irq(sysbusdev, 0, qdev_get_gpio_in(dev, 22));
  102. sysbus_connect_irq(sysbusdev, 1, qdev_get_gpio_in(dev, 23));
  103. sysbus_connect_irq(sysbusdev, 2, qdev_get_gpio_in(dev, 24));
  104. sysbus_connect_irq(sysbusdev, 3, qdev_get_gpio_in(dev, 25));
  105. sysbus_connect_irq(sysbusdev, 4, qdev_get_gpio_in(dev, 67));
  106. sysbus_connect_irq(sysbusdev, 5, qdev_get_gpio_in(dev, 68));
  107. memory_region_init_ram(&s->sram_a, OBJECT(dev), "sram A", 48 * KiB,
  108. &error_fatal);
  109. memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a);
  110. create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB);
  111. /* Clock Control Module */
  112. sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal);
  113. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE);
  114. /* DRAM Control Module */
  115. sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal);
  116. sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, AW_A10_DRAMC_BASE);
  117. qemu_configure_nic_device(DEVICE(&s->emac), true, NULL);
  118. if (!sysbus_realize(SYS_BUS_DEVICE(&s->emac), errp)) {
  119. return;
  120. }
  121. sysbusdev = SYS_BUS_DEVICE(&s->emac);
  122. sysbus_mmio_map(sysbusdev, 0, AW_A10_EMAC_BASE);
  123. sysbus_connect_irq(sysbusdev, 0, qdev_get_gpio_in(dev, 55));
  124. if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) {
  125. return;
  126. }
  127. sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, AW_A10_SATA_BASE);
  128. sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, qdev_get_gpio_in(dev, 56));
  129. /* FIXME use a qdev chardev prop instead of serial_hd() */
  130. serial_mm_init(get_system_memory(), AW_A10_UART0_REG_BASE, 2,
  131. qdev_get_gpio_in(dev, 1),
  132. 115200, serial_hd(0), DEVICE_LITTLE_ENDIAN);
  133. for (size_t i = 0; i < AW_A10_NUM_USB; i++) {
  134. g_autofree char *bus = g_strdup_printf("usb-bus.%zu", i);
  135. object_property_set_bool(OBJECT(&s->ehci[i]), "companion-enable",
  136. true, &error_fatal);
  137. sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), &error_fatal);
  138. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ehci[i]), 0,
  139. AW_A10_EHCI_BASE + i * 0x8000);
  140. sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0,
  141. qdev_get_gpio_in(dev, 39 + i));
  142. object_property_set_str(OBJECT(&s->ohci[i]), "masterbus", bus,
  143. &error_fatal);
  144. sysbus_realize(SYS_BUS_DEVICE(&s->ohci[i]), &error_fatal);
  145. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ohci[i]), 0,
  146. AW_A10_OHCI_BASE + i * 0x8000);
  147. sysbus_connect_irq(SYS_BUS_DEVICE(&s->ohci[i]), 0,
  148. qdev_get_gpio_in(dev, 64 + i));
  149. }
  150. /* SD/MMC */
  151. object_property_set_link(OBJECT(&s->mmc0), "dma-memory",
  152. OBJECT(get_system_memory()), &error_fatal);
  153. sysbus_realize(SYS_BUS_DEVICE(&s->mmc0), &error_fatal);
  154. sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, AW_A10_MMC0_BASE);
  155. sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32));
  156. object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0),
  157. "sd-bus");
  158. /* RTC */
  159. sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal);
  160. sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10);
  161. /* I2C */
  162. sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal);
  163. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, AW_A10_I2C0_BASE);
  164. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, qdev_get_gpio_in(dev, 7));
  165. /* SPI */
  166. sysbus_realize(SYS_BUS_DEVICE(&s->spi0), &error_fatal);
  167. sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi0), 0, AW_A10_SPI0_BASE);
  168. sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi0), 0, qdev_get_gpio_in(dev, 10));
  169. /* WDT */
  170. sysbus_realize(SYS_BUS_DEVICE(&s->wdt), &error_fatal);
  171. sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->wdt), 0, AW_A10_WDT_BASE, 1);
  172. }
  173. static void aw_a10_class_init(ObjectClass *oc, void *data)
  174. {
  175. DeviceClass *dc = DEVICE_CLASS(oc);
  176. dc->realize = aw_a10_realize;
  177. /* Reason: Uses serial_hds and nd_table in realize function */
  178. dc->user_creatable = false;
  179. }
  180. static const TypeInfo aw_a10_type_info = {
  181. .name = TYPE_AW_A10,
  182. .parent = TYPE_DEVICE,
  183. .instance_size = sizeof(AwA10State),
  184. .instance_init = aw_a10_init,
  185. .class_init = aw_a10_class_init,
  186. };
  187. static void aw_a10_register_types(void)
  188. {
  189. type_register_static(&aw_a10_type_info);
  190. }
  191. type_init(aw_a10_register_types)