piix4.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673
  1. /*
  2. * ACPI implementation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License version 2.1 as published by the Free Software Foundation.
  9. *
  10. * This library is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * Lesser General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU Lesser General Public
  16. * License along with this library; if not, see <http://www.gnu.org/licenses/>
  17. *
  18. * Contributions after 2012-01-13 are licensed under the terms of the
  19. * GNU GPL, version 2 or (at your option) any later version.
  20. */
  21. #include "qemu/osdep.h"
  22. #include "hw/irq.h"
  23. #include "hw/isa/apm.h"
  24. #include "hw/i2c/pm_smbus.h"
  25. #include "hw/pci/pci.h"
  26. #include "hw/qdev-properties.h"
  27. #include "hw/acpi/acpi.h"
  28. #include "hw/acpi/pcihp.h"
  29. #include "hw/acpi/piix4.h"
  30. #include "system/runstate.h"
  31. #include "system/system.h"
  32. #include "system/xen.h"
  33. #include "qapi/error.h"
  34. #include "qemu/range.h"
  35. #include "hw/acpi/cpu_hotplug.h"
  36. #include "hw/acpi/cpu.h"
  37. #include "hw/hotplug.h"
  38. #include "hw/mem/pc-dimm.h"
  39. #include "hw/mem/nvdimm.h"
  40. #include "hw/acpi/memory_hotplug.h"
  41. #include "hw/acpi/acpi_dev_interface.h"
  42. #include "migration/vmstate.h"
  43. #include "hw/core/cpu.h"
  44. #include "qom/object.h"
  45. #define GPE_BASE 0xafe0
  46. #define GPE_LEN 4
  47. #define ACPI_PCIHP_ADDR_PIIX4 0xae00
  48. struct pci_status {
  49. uint32_t up; /* deprecated, maintained for migration compatibility */
  50. uint32_t down;
  51. };
  52. static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
  53. PCIBus *bus, PIIX4PMState *s);
  54. #define ACPI_ENABLE 0xf1
  55. #define ACPI_DISABLE 0xf0
  56. static void pm_tmr_timer(ACPIREGS *ar)
  57. {
  58. PIIX4PMState *s = container_of(ar, PIIX4PMState, ar);
  59. acpi_update_sci(&s->ar, s->irq);
  60. }
  61. static void apm_ctrl_changed(uint32_t val, void *arg)
  62. {
  63. PIIX4PMState *s = arg;
  64. PCIDevice *d = PCI_DEVICE(s);
  65. /* ACPI specs 3.0, 4.7.2.5 */
  66. acpi_pm1_cnt_update(&s->ar, val == ACPI_ENABLE, val == ACPI_DISABLE);
  67. if (val == ACPI_ENABLE || val == ACPI_DISABLE) {
  68. return;
  69. }
  70. if (d->config[0x5b] & (1 << 1)) {
  71. if (s->smi_irq) {
  72. qemu_irq_raise(s->smi_irq);
  73. }
  74. }
  75. }
  76. static void pm_io_space_update(PIIX4PMState *s)
  77. {
  78. PCIDevice *d = PCI_DEVICE(s);
  79. s->io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x40));
  80. s->io_base &= 0xffc0;
  81. memory_region_transaction_begin();
  82. memory_region_set_enabled(&s->io, d->config[0x80] & 1);
  83. memory_region_set_address(&s->io, s->io_base);
  84. memory_region_transaction_commit();
  85. }
  86. static void smbus_io_space_update(PIIX4PMState *s)
  87. {
  88. PCIDevice *d = PCI_DEVICE(s);
  89. s->smb_io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x90));
  90. s->smb_io_base &= 0xffc0;
  91. memory_region_transaction_begin();
  92. memory_region_set_enabled(&s->smb.io, d->config[0xd2] & 1);
  93. memory_region_set_address(&s->smb.io, s->smb_io_base);
  94. memory_region_transaction_commit();
  95. }
  96. static void pm_write_config(PCIDevice *d,
  97. uint32_t address, uint32_t val, int len)
  98. {
  99. pci_default_write_config(d, address, val, len);
  100. if (range_covers_byte(address, len, 0x80) ||
  101. ranges_overlap(address, len, 0x40, 4)) {
  102. pm_io_space_update((PIIX4PMState *)d);
  103. }
  104. if (range_covers_byte(address, len, 0xd2) ||
  105. ranges_overlap(address, len, 0x90, 4)) {
  106. smbus_io_space_update((PIIX4PMState *)d);
  107. }
  108. }
  109. static int vmstate_acpi_post_load(void *opaque, int version_id)
  110. {
  111. PIIX4PMState *s = opaque;
  112. pm_io_space_update(s);
  113. smbus_io_space_update(s);
  114. return 0;
  115. }
  116. #define VMSTATE_GPE_ARRAY(_field, _state) \
  117. { \
  118. .name = (stringify(_field)), \
  119. .version_id = 0, \
  120. .info = &vmstate_info_uint16, \
  121. .size = sizeof(uint16_t), \
  122. .flags = VMS_SINGLE | VMS_POINTER, \
  123. .offset = vmstate_offset_pointer(_state, _field, uint8_t), \
  124. }
  125. static const VMStateDescription vmstate_gpe = {
  126. .name = "gpe",
  127. .version_id = 1,
  128. .minimum_version_id = 1,
  129. .fields = (const VMStateField[]) {
  130. VMSTATE_GPE_ARRAY(sts, ACPIGPE),
  131. VMSTATE_GPE_ARRAY(en, ACPIGPE),
  132. VMSTATE_END_OF_LIST()
  133. }
  134. };
  135. static const VMStateDescription vmstate_pci_status = {
  136. .name = "pci_status",
  137. .version_id = 1,
  138. .minimum_version_id = 1,
  139. .fields = (const VMStateField[]) {
  140. VMSTATE_UINT32(up, struct AcpiPciHpPciStatus),
  141. VMSTATE_UINT32(down, struct AcpiPciHpPciStatus),
  142. VMSTATE_END_OF_LIST()
  143. }
  144. };
  145. static bool vmstate_test_use_acpi_hotplug_bridge(void *opaque, int version_id)
  146. {
  147. PIIX4PMState *s = opaque;
  148. return s->acpi_pci_hotplug.use_acpi_hotplug_bridge;
  149. }
  150. static bool vmstate_test_no_use_acpi_hotplug_bridge(void *opaque,
  151. int version_id)
  152. {
  153. PIIX4PMState *s = opaque;
  154. return !s->acpi_pci_hotplug.use_acpi_hotplug_bridge;
  155. }
  156. static bool vmstate_test_use_memhp(void *opaque)
  157. {
  158. PIIX4PMState *s = opaque;
  159. return s->acpi_memory_hotplug.is_enabled;
  160. }
  161. static const VMStateDescription vmstate_memhp_state = {
  162. .name = "piix4_pm/memhp",
  163. .version_id = 1,
  164. .minimum_version_id = 1,
  165. .needed = vmstate_test_use_memhp,
  166. .fields = (const VMStateField[]) {
  167. VMSTATE_MEMORY_HOTPLUG(acpi_memory_hotplug, PIIX4PMState),
  168. VMSTATE_END_OF_LIST()
  169. }
  170. };
  171. static bool vmstate_test_use_cpuhp(void *opaque)
  172. {
  173. PIIX4PMState *s = opaque;
  174. return !s->cpu_hotplug_legacy;
  175. }
  176. static int vmstate_cpuhp_pre_load(void *opaque)
  177. {
  178. Object *obj = OBJECT(opaque);
  179. object_property_set_bool(obj, "cpu-hotplug-legacy", false, &error_abort);
  180. return 0;
  181. }
  182. static const VMStateDescription vmstate_cpuhp_state = {
  183. .name = "piix4_pm/cpuhp",
  184. .version_id = 1,
  185. .minimum_version_id = 1,
  186. .needed = vmstate_test_use_cpuhp,
  187. .pre_load = vmstate_cpuhp_pre_load,
  188. .fields = (const VMStateField[]) {
  189. VMSTATE_CPU_HOTPLUG(cpuhp_state, PIIX4PMState),
  190. VMSTATE_END_OF_LIST()
  191. }
  192. };
  193. static bool piix4_vmstate_need_smbus(void *opaque, int version_id)
  194. {
  195. return pm_smbus_vmstate_needed();
  196. }
  197. /*
  198. * This is a fudge to turn off the acpi_index field,
  199. * whose test was always broken on piix4 with 6.2 and older machine types.
  200. */
  201. static bool vmstate_test_migrate_acpi_index(void *opaque, int version_id)
  202. {
  203. PIIX4PMState *s = PIIX4_PM(opaque);
  204. return s->acpi_pci_hotplug.use_acpi_hotplug_bridge &&
  205. !s->not_migrate_acpi_index;
  206. }
  207. /* qemu-kvm 1.2 uses version 3 but advertised as 2
  208. * To support incoming qemu-kvm 1.2 migration, change version_id
  209. * and minimum_version_id to 2 below (which breaks migration from
  210. * qemu 1.2).
  211. *
  212. */
  213. static const VMStateDescription vmstate_acpi = {
  214. .name = "piix4_pm",
  215. .version_id = 3,
  216. .minimum_version_id = 3,
  217. .post_load = vmstate_acpi_post_load,
  218. .fields = (const VMStateField[]) {
  219. VMSTATE_PCI_DEVICE(parent_obj, PIIX4PMState),
  220. VMSTATE_UINT16(ar.pm1.evt.sts, PIIX4PMState),
  221. VMSTATE_UINT16(ar.pm1.evt.en, PIIX4PMState),
  222. VMSTATE_UINT16(ar.pm1.cnt.cnt, PIIX4PMState),
  223. VMSTATE_STRUCT(apm, PIIX4PMState, 0, vmstate_apm, APMState),
  224. VMSTATE_STRUCT_TEST(smb, PIIX4PMState, piix4_vmstate_need_smbus, 3,
  225. pmsmb_vmstate, PMSMBus),
  226. VMSTATE_TIMER_PTR(ar.tmr.timer, PIIX4PMState),
  227. VMSTATE_INT64(ar.tmr.overflow_time, PIIX4PMState),
  228. VMSTATE_STRUCT(ar.gpe, PIIX4PMState, 2, vmstate_gpe, ACPIGPE),
  229. VMSTATE_STRUCT_TEST(
  230. acpi_pci_hotplug.acpi_pcihp_pci_status[ACPI_PCIHP_BSEL_DEFAULT],
  231. PIIX4PMState,
  232. vmstate_test_no_use_acpi_hotplug_bridge,
  233. 2, vmstate_pci_status,
  234. struct AcpiPciHpPciStatus),
  235. VMSTATE_PCI_HOTPLUG(acpi_pci_hotplug, PIIX4PMState,
  236. vmstate_test_use_acpi_hotplug_bridge,
  237. vmstate_test_migrate_acpi_index),
  238. VMSTATE_END_OF_LIST()
  239. },
  240. .subsections = (const VMStateDescription * const []) {
  241. &vmstate_memhp_state,
  242. &vmstate_cpuhp_state,
  243. NULL
  244. }
  245. };
  246. static void piix4_pm_reset(DeviceState *dev)
  247. {
  248. PIIX4PMState *s = PIIX4_PM(dev);
  249. PCIDevice *d = PCI_DEVICE(s);
  250. uint8_t *pci_conf = d->config;
  251. pci_conf[0x58] = 0;
  252. pci_conf[0x59] = 0;
  253. pci_conf[0x5a] = 0;
  254. pci_conf[0x5b] = 0;
  255. pci_conf[0x40] = 0x01; /* PM io base read only bit */
  256. pci_conf[0x80] = 0;
  257. if (!s->smm_enabled) {
  258. /* Mark SMM as already inited (until KVM supports SMM). */
  259. pci_conf[0x5B] = 0x02;
  260. }
  261. acpi_pm1_evt_reset(&s->ar);
  262. acpi_pm1_cnt_reset(&s->ar);
  263. acpi_pm_tmr_reset(&s->ar);
  264. acpi_gpe_reset(&s->ar);
  265. acpi_update_sci(&s->ar, s->irq);
  266. pm_io_space_update(s);
  267. if (s->acpi_pci_hotplug.use_acpi_hotplug_bridge ||
  268. s->acpi_pci_hotplug.use_acpi_root_pci_hotplug) {
  269. acpi_pcihp_reset(&s->acpi_pci_hotplug);
  270. }
  271. }
  272. static void piix4_pm_powerdown_req(Notifier *n, void *opaque)
  273. {
  274. PIIX4PMState *s = container_of(n, PIIX4PMState, powerdown_notifier);
  275. assert(s != NULL);
  276. acpi_pm1_evt_power_down(&s->ar);
  277. }
  278. static void piix4_device_pre_plug_cb(HotplugHandler *hotplug_dev,
  279. DeviceState *dev, Error **errp)
  280. {
  281. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  282. if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  283. acpi_pcihp_device_pre_plug_cb(hotplug_dev, dev, errp);
  284. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  285. if (!s->acpi_memory_hotplug.is_enabled) {
  286. error_setg(errp,
  287. "memory hotplug is not enabled: %s.memory-hotplug-support "
  288. "is not set", object_get_typename(OBJECT(s)));
  289. }
  290. } else if (
  291. !object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
  292. error_setg(errp, "acpi: device pre plug request for not supported"
  293. " device type: %s", object_get_typename(OBJECT(dev)));
  294. }
  295. }
  296. static void piix4_device_plug_cb(HotplugHandler *hotplug_dev,
  297. DeviceState *dev, Error **errp)
  298. {
  299. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  300. if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  301. if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) {
  302. nvdimm_acpi_plug_cb(hotplug_dev, dev);
  303. } else {
  304. acpi_memory_plug_cb(hotplug_dev, &s->acpi_memory_hotplug,
  305. dev, errp);
  306. }
  307. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  308. acpi_pcihp_device_plug_cb(hotplug_dev, &s->acpi_pci_hotplug, dev, errp);
  309. } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
  310. if (s->cpu_hotplug_legacy) {
  311. legacy_acpi_cpu_plug_cb(hotplug_dev, &s->gpe_cpu, dev, errp);
  312. } else {
  313. acpi_cpu_plug_cb(hotplug_dev, &s->cpuhp_state, dev, errp);
  314. }
  315. } else {
  316. g_assert_not_reached();
  317. }
  318. }
  319. static void piix4_device_unplug_request_cb(HotplugHandler *hotplug_dev,
  320. DeviceState *dev, Error **errp)
  321. {
  322. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  323. if (s->acpi_memory_hotplug.is_enabled &&
  324. object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  325. acpi_memory_unplug_request_cb(hotplug_dev, &s->acpi_memory_hotplug,
  326. dev, errp);
  327. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  328. acpi_pcihp_device_unplug_request_cb(hotplug_dev, &s->acpi_pci_hotplug,
  329. dev, errp);
  330. } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU) &&
  331. !s->cpu_hotplug_legacy) {
  332. acpi_cpu_unplug_request_cb(hotplug_dev, &s->cpuhp_state, dev, errp);
  333. } else {
  334. error_setg(errp, "acpi: device unplug request for not supported device"
  335. " type: %s", object_get_typename(OBJECT(dev)));
  336. }
  337. }
  338. static void piix4_device_unplug_cb(HotplugHandler *hotplug_dev,
  339. DeviceState *dev, Error **errp)
  340. {
  341. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  342. if (s->acpi_memory_hotplug.is_enabled &&
  343. object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  344. acpi_memory_unplug_cb(&s->acpi_memory_hotplug, dev, errp);
  345. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  346. acpi_pcihp_device_unplug_cb(hotplug_dev, &s->acpi_pci_hotplug, dev,
  347. errp);
  348. } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU) &&
  349. !s->cpu_hotplug_legacy) {
  350. acpi_cpu_unplug_cb(&s->cpuhp_state, dev, errp);
  351. } else {
  352. error_setg(errp, "acpi: device unplug for not supported device"
  353. " type: %s", object_get_typename(OBJECT(dev)));
  354. }
  355. }
  356. static bool piix4_is_hotpluggable_bus(HotplugHandler *hotplug_dev,
  357. BusState *bus)
  358. {
  359. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  360. return acpi_pcihp_is_hotpluggbale_bus(&s->acpi_pci_hotplug, bus);
  361. }
  362. static void piix4_pm_machine_ready(Notifier *n, void *opaque)
  363. {
  364. PIIX4PMState *s = container_of(n, PIIX4PMState, machine_ready);
  365. PCIDevice *d = PCI_DEVICE(s);
  366. MemoryRegion *io_as = pci_address_space_io(d);
  367. uint8_t *pci_conf;
  368. pci_conf = d->config;
  369. pci_conf[0x5f] = 0x10 |
  370. (memory_region_present(io_as, 0x378) ? 0x80 : 0);
  371. pci_conf[0x63] = 0x60;
  372. pci_conf[0x67] = (memory_region_present(io_as, 0x3f8) ? 0x08 : 0) |
  373. (memory_region_present(io_as, 0x2f8) ? 0x90 : 0);
  374. }
  375. static void piix4_pm_add_properties(PIIX4PMState *s)
  376. {
  377. static const uint8_t acpi_enable_cmd = ACPI_ENABLE;
  378. static const uint8_t acpi_disable_cmd = ACPI_DISABLE;
  379. static const uint32_t gpe0_blk = GPE_BASE;
  380. static const uint32_t gpe0_blk_len = GPE_LEN;
  381. static const uint16_t sci_int = 9;
  382. object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_ENABLE_CMD,
  383. &acpi_enable_cmd, OBJ_PROP_FLAG_READ);
  384. object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_DISABLE_CMD,
  385. &acpi_disable_cmd, OBJ_PROP_FLAG_READ);
  386. object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK,
  387. &gpe0_blk, OBJ_PROP_FLAG_READ);
  388. object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK_LEN,
  389. &gpe0_blk_len, OBJ_PROP_FLAG_READ);
  390. object_property_add_uint16_ptr(OBJECT(s), ACPI_PM_PROP_SCI_INT,
  391. &sci_int, OBJ_PROP_FLAG_READ);
  392. object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_PM_IO_BASE,
  393. &s->io_base, OBJ_PROP_FLAG_READ);
  394. }
  395. static void piix4_pm_realize(PCIDevice *dev, Error **errp)
  396. {
  397. PIIX4PMState *s = PIIX4_PM(dev);
  398. uint8_t *pci_conf;
  399. pci_conf = dev->config;
  400. pci_conf[0x06] = 0x80;
  401. pci_conf[0x07] = 0x02;
  402. pci_conf[0x09] = 0x00;
  403. pci_conf[0x3d] = 0x01; // interrupt pin 1
  404. /* APM */
  405. apm_init(dev, &s->apm, apm_ctrl_changed, s);
  406. if (!s->smm_enabled) {
  407. /* Mark SMM as already inited to prevent SMM from running. KVM does not
  408. * support SMM mode. */
  409. pci_conf[0x5B] = 0x02;
  410. }
  411. /* XXX: which specification is used ? The i82731AB has different
  412. mappings */
  413. pci_conf[0x90] = s->smb_io_base | 1;
  414. pci_conf[0x91] = s->smb_io_base >> 8;
  415. pci_conf[0xd2] = 0x09;
  416. pm_smbus_init(DEVICE(dev), &s->smb, true);
  417. memory_region_set_enabled(&s->smb.io, pci_conf[0xd2] & 1);
  418. memory_region_add_subregion(pci_address_space_io(dev),
  419. s->smb_io_base, &s->smb.io);
  420. memory_region_init(&s->io, OBJECT(s), "piix4-pm", 64);
  421. memory_region_set_enabled(&s->io, false);
  422. memory_region_add_subregion(pci_address_space_io(dev),
  423. 0, &s->io);
  424. acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
  425. acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
  426. acpi_pm1_cnt_init(&s->ar, &s->io, s->disable_s3, s->disable_s4, s->s4_val,
  427. !s->smm_compat && !s->smm_enabled);
  428. acpi_gpe_init(&s->ar, GPE_LEN);
  429. s->powerdown_notifier.notify = piix4_pm_powerdown_req;
  430. qemu_register_powerdown_notifier(&s->powerdown_notifier);
  431. s->machine_ready.notify = piix4_pm_machine_ready;
  432. qemu_add_machine_init_done_notifier(&s->machine_ready);
  433. if (xen_enabled()) {
  434. s->acpi_pci_hotplug.use_acpi_hotplug_bridge = false;
  435. }
  436. piix4_acpi_system_hot_add_init(pci_address_space_io(dev),
  437. pci_get_bus(dev), s);
  438. piix4_pm_add_properties(s);
  439. }
  440. static void piix4_pm_init(Object *obj)
  441. {
  442. PIIX4PMState *s = PIIX4_PM(obj);
  443. qdev_init_gpio_out(DEVICE(obj), &s->irq, 1);
  444. qdev_init_gpio_out_named(DEVICE(obj), &s->smi_irq, "smi-irq", 1);
  445. }
  446. static uint64_t gpe_readb(void *opaque, hwaddr addr, unsigned width)
  447. {
  448. PIIX4PMState *s = opaque;
  449. uint32_t val = acpi_gpe_ioport_readb(&s->ar, addr);
  450. return val;
  451. }
  452. static void gpe_writeb(void *opaque, hwaddr addr, uint64_t val,
  453. unsigned width)
  454. {
  455. PIIX4PMState *s = opaque;
  456. acpi_gpe_ioport_writeb(&s->ar, addr, val);
  457. acpi_update_sci(&s->ar, s->irq);
  458. }
  459. static const MemoryRegionOps piix4_gpe_ops = {
  460. .read = gpe_readb,
  461. .write = gpe_writeb,
  462. .valid.min_access_size = 1,
  463. .valid.max_access_size = 4,
  464. .impl.min_access_size = 1,
  465. .impl.max_access_size = 1,
  466. .endianness = DEVICE_LITTLE_ENDIAN,
  467. };
  468. static bool piix4_get_cpu_hotplug_legacy(Object *obj, Error **errp)
  469. {
  470. PIIX4PMState *s = PIIX4_PM(obj);
  471. return s->cpu_hotplug_legacy;
  472. }
  473. static void piix4_set_cpu_hotplug_legacy(Object *obj, bool value, Error **errp)
  474. {
  475. PIIX4PMState *s = PIIX4_PM(obj);
  476. assert(!value);
  477. if (s->cpu_hotplug_legacy && value == false) {
  478. acpi_switch_to_modern_cphp(&s->gpe_cpu, &s->cpuhp_state,
  479. PIIX4_CPU_HOTPLUG_IO_BASE);
  480. }
  481. s->cpu_hotplug_legacy = value;
  482. }
  483. static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
  484. PCIBus *bus, PIIX4PMState *s)
  485. {
  486. memory_region_init_io(&s->io_gpe, OBJECT(s), &piix4_gpe_ops, s,
  487. "acpi-gpe0", GPE_LEN);
  488. memory_region_add_subregion(parent, GPE_BASE, &s->io_gpe);
  489. if (s->acpi_pci_hotplug.use_acpi_hotplug_bridge ||
  490. s->acpi_pci_hotplug.use_acpi_root_pci_hotplug) {
  491. acpi_pcihp_init(OBJECT(s), &s->acpi_pci_hotplug, bus, parent,
  492. ACPI_PCIHP_ADDR_PIIX4);
  493. qbus_set_hotplug_handler(BUS(pci_get_bus(PCI_DEVICE(s))), OBJECT(s));
  494. }
  495. s->cpu_hotplug_legacy = true;
  496. object_property_add_bool(OBJECT(s), "cpu-hotplug-legacy",
  497. piix4_get_cpu_hotplug_legacy,
  498. piix4_set_cpu_hotplug_legacy);
  499. legacy_acpi_cpu_hotplug_init(parent, OBJECT(s), &s->gpe_cpu,
  500. PIIX4_CPU_HOTPLUG_IO_BASE);
  501. if (s->acpi_memory_hotplug.is_enabled) {
  502. acpi_memory_hotplug_init(parent, OBJECT(s), &s->acpi_memory_hotplug,
  503. ACPI_MEMORY_HOTPLUG_BASE);
  504. }
  505. }
  506. static void piix4_ospm_status(AcpiDeviceIf *adev, ACPIOSTInfoList ***list)
  507. {
  508. PIIX4PMState *s = PIIX4_PM(adev);
  509. acpi_memory_ospm_status(&s->acpi_memory_hotplug, list);
  510. if (!s->cpu_hotplug_legacy) {
  511. acpi_cpu_ospm_status(&s->cpuhp_state, list);
  512. }
  513. }
  514. static void piix4_send_gpe(AcpiDeviceIf *adev, AcpiEventStatusBits ev)
  515. {
  516. PIIX4PMState *s = PIIX4_PM(adev);
  517. acpi_send_gpe_event(&s->ar, s->irq, ev);
  518. }
  519. static const Property piix4_pm_properties[] = {
  520. DEFINE_PROP_UINT32("smb_io_base", PIIX4PMState, smb_io_base, 0),
  521. DEFINE_PROP_UINT8(ACPI_PM_PROP_S3_DISABLED, PIIX4PMState, disable_s3, 0),
  522. DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_DISABLED, PIIX4PMState, disable_s4, 0),
  523. DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_VAL, PIIX4PMState, s4_val, 2),
  524. DEFINE_PROP_BOOL(ACPI_PM_PROP_ACPI_PCIHP_BRIDGE, PIIX4PMState,
  525. acpi_pci_hotplug.use_acpi_hotplug_bridge, true),
  526. DEFINE_PROP_BOOL(ACPI_PM_PROP_ACPI_PCI_ROOTHP, PIIX4PMState,
  527. acpi_pci_hotplug.use_acpi_root_pci_hotplug, true),
  528. DEFINE_PROP_BOOL("memory-hotplug-support", PIIX4PMState,
  529. acpi_memory_hotplug.is_enabled, true),
  530. DEFINE_PROP_BOOL("smm-compat", PIIX4PMState, smm_compat, false),
  531. DEFINE_PROP_BOOL("smm-enabled", PIIX4PMState, smm_enabled, false),
  532. DEFINE_PROP_BOOL("x-not-migrate-acpi-index", PIIX4PMState,
  533. not_migrate_acpi_index, false),
  534. };
  535. static void piix4_pm_class_init(ObjectClass *klass, void *data)
  536. {
  537. DeviceClass *dc = DEVICE_CLASS(klass);
  538. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  539. HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass);
  540. AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass);
  541. k->realize = piix4_pm_realize;
  542. k->config_write = pm_write_config;
  543. k->vendor_id = PCI_VENDOR_ID_INTEL;
  544. k->device_id = PCI_DEVICE_ID_INTEL_82371AB_3;
  545. k->revision = 0x03;
  546. k->class_id = PCI_CLASS_BRIDGE_OTHER;
  547. device_class_set_legacy_reset(dc, piix4_pm_reset);
  548. dc->desc = "PM";
  549. dc->vmsd = &vmstate_acpi;
  550. device_class_set_props(dc, piix4_pm_properties);
  551. /*
  552. * Reason: part of PIIX4 southbridge, needs to be wired up,
  553. * e.g. by mips_malta_init()
  554. */
  555. dc->user_creatable = false;
  556. dc->hotpluggable = false;
  557. hc->pre_plug = piix4_device_pre_plug_cb;
  558. hc->plug = piix4_device_plug_cb;
  559. hc->unplug_request = piix4_device_unplug_request_cb;
  560. hc->unplug = piix4_device_unplug_cb;
  561. hc->is_hotpluggable_bus = piix4_is_hotpluggable_bus;
  562. adevc->ospm_status = piix4_ospm_status;
  563. adevc->send_event = piix4_send_gpe;
  564. }
  565. static const TypeInfo piix4_pm_info = {
  566. .name = TYPE_PIIX4_PM,
  567. .parent = TYPE_PCI_DEVICE,
  568. .instance_init = piix4_pm_init,
  569. .instance_size = sizeof(PIIX4PMState),
  570. .class_init = piix4_pm_class_init,
  571. .interfaces = (InterfaceInfo[]) {
  572. { TYPE_HOTPLUG_HANDLER },
  573. { TYPE_ACPI_DEVICE_IF },
  574. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  575. { }
  576. }
  577. };
  578. static void piix4_pm_register_types(void)
  579. {
  580. type_register_static(&piix4_pm_info);
  581. }
  582. type_init(piix4_pm_register_types)