2
0

leon3.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. /*
  2. * QEMU Leon3 System Emulator
  3. *
  4. * Copyright (c) 2010-2019 AdaCore
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qemu/units.h"
  26. #include "qemu/error-report.h"
  27. #include "qapi/error.h"
  28. #include "qemu/datadir.h"
  29. #include "cpu.h"
  30. #include "hw/irq.h"
  31. #include "qemu/timer.h"
  32. #include "hw/ptimer.h"
  33. #include "hw/qdev-properties.h"
  34. #include "sysemu/sysemu.h"
  35. #include "sysemu/qtest.h"
  36. #include "sysemu/reset.h"
  37. #include "hw/boards.h"
  38. #include "hw/loader.h"
  39. #include "elf.h"
  40. #include "trace.h"
  41. #include "hw/sparc/grlib.h"
  42. #include "hw/misc/grlib_ahb_apb_pnp.h"
  43. /* Default system clock. */
  44. #define CPU_CLK (40 * 1000 * 1000)
  45. #define LEON3_PROM_FILENAME "u-boot.bin"
  46. #define LEON3_PROM_OFFSET (0x00000000)
  47. #define LEON3_RAM_OFFSET (0x40000000)
  48. #define LEON3_UART_OFFSET (0x80000100)
  49. #define LEON3_UART_IRQ (3)
  50. #define LEON3_IRQMP_OFFSET (0x80000200)
  51. #define LEON3_TIMER_OFFSET (0x80000300)
  52. #define LEON3_TIMER_IRQ (6)
  53. #define LEON3_TIMER_COUNT (2)
  54. #define LEON3_APB_PNP_OFFSET (0x800FF000)
  55. #define LEON3_AHB_PNP_OFFSET (0xFFFFF000)
  56. typedef struct ResetData {
  57. SPARCCPU *cpu;
  58. uint32_t entry; /* save kernel entry in case of reset */
  59. target_ulong sp; /* initial stack pointer */
  60. } ResetData;
  61. static uint32_t *gen_store_u32(uint32_t *code, hwaddr addr, uint32_t val)
  62. {
  63. stl_p(code++, 0x82100000); /* mov %g0, %g1 */
  64. stl_p(code++, 0x84100000); /* mov %g0, %g2 */
  65. stl_p(code++, 0x03000000 +
  66. extract32(addr, 10, 22));
  67. /* sethi %hi(addr), %g1 */
  68. stl_p(code++, 0x82106000 +
  69. extract32(addr, 0, 10));
  70. /* or %g1, addr, %g1 */
  71. stl_p(code++, 0x05000000 +
  72. extract32(val, 10, 22));
  73. /* sethi %hi(val), %g2 */
  74. stl_p(code++, 0x8410a000 +
  75. extract32(val, 0, 10));
  76. /* or %g2, val, %g2 */
  77. stl_p(code++, 0xc4204000); /* st %g2, [ %g1 ] */
  78. return code;
  79. }
  80. /*
  81. * When loading a kernel in RAM the machine is expected to be in a different
  82. * state (eg: initialized by the bootloader). This little code reproduces
  83. * this behavior.
  84. */
  85. static void write_bootloader(CPUSPARCState *env, uint8_t *base,
  86. hwaddr kernel_addr)
  87. {
  88. uint32_t *p = (uint32_t *) base;
  89. /* Initialize the UARTs */
  90. /* *UART_CONTROL = UART_RECEIVE_ENABLE | UART_TRANSMIT_ENABLE; */
  91. p = gen_store_u32(p, 0x80000108, 3);
  92. /* Initialize the TIMER 0 */
  93. /* *GPTIMER_SCALER_RELOAD = 40 - 1; */
  94. p = gen_store_u32(p, 0x80000304, 39);
  95. /* *GPTIMER0_COUNTER_RELOAD = 0xFFFE; */
  96. p = gen_store_u32(p, 0x80000314, 0xFFFFFFFE);
  97. /* *GPTIMER0_CONFIG = GPTIMER_ENABLE | GPTIMER_RESTART; */
  98. p = gen_store_u32(p, 0x80000318, 3);
  99. /* JUMP to the entry point */
  100. stl_p(p++, 0x82100000); /* mov %g0, %g1 */
  101. stl_p(p++, 0x03000000 + extract32(kernel_addr, 10, 22));
  102. /* sethi %hi(kernel_addr), %g1 */
  103. stl_p(p++, 0x82106000 + extract32(kernel_addr, 0, 10));
  104. /* or kernel_addr, %g1 */
  105. stl_p(p++, 0x81c04000); /* jmp %g1 */
  106. stl_p(p++, 0x01000000); /* nop */
  107. }
  108. static void main_cpu_reset(void *opaque)
  109. {
  110. ResetData *s = (ResetData *)opaque;
  111. CPUState *cpu = CPU(s->cpu);
  112. CPUSPARCState *env = &s->cpu->env;
  113. cpu_reset(cpu);
  114. cpu->halted = 0;
  115. env->pc = s->entry;
  116. env->npc = s->entry + 4;
  117. env->regbase[6] = s->sp;
  118. }
  119. static void leon3_cache_control_int(CPUSPARCState *env)
  120. {
  121. uint32_t state = 0;
  122. if (env->cache_control & CACHE_CTRL_IF) {
  123. /* Instruction cache state */
  124. state = env->cache_control & CACHE_STATE_MASK;
  125. if (state == CACHE_ENABLED) {
  126. state = CACHE_FROZEN;
  127. trace_int_helper_icache_freeze();
  128. }
  129. env->cache_control &= ~CACHE_STATE_MASK;
  130. env->cache_control |= state;
  131. }
  132. if (env->cache_control & CACHE_CTRL_DF) {
  133. /* Data cache state */
  134. state = (env->cache_control >> 2) & CACHE_STATE_MASK;
  135. if (state == CACHE_ENABLED) {
  136. state = CACHE_FROZEN;
  137. trace_int_helper_dcache_freeze();
  138. }
  139. env->cache_control &= ~(CACHE_STATE_MASK << 2);
  140. env->cache_control |= (state << 2);
  141. }
  142. }
  143. static void leon3_irq_ack(void *irq_manager, int intno)
  144. {
  145. grlib_irqmp_ack((DeviceState *)irq_manager, intno);
  146. }
  147. /*
  148. * This device assumes that the incoming 'level' value on the
  149. * qemu_irq is the interrupt number, not just a simple 0/1 level.
  150. */
  151. static void leon3_set_pil_in(void *opaque, int n, int level)
  152. {
  153. CPUSPARCState *env = opaque;
  154. uint32_t pil_in = level;
  155. CPUState *cs;
  156. assert(env != NULL);
  157. env->pil_in = pil_in;
  158. if (env->pil_in && (env->interrupt_index == 0 ||
  159. (env->interrupt_index & ~15) == TT_EXTINT)) {
  160. unsigned int i;
  161. for (i = 15; i > 0; i--) {
  162. if (env->pil_in & (1 << i)) {
  163. int old_interrupt = env->interrupt_index;
  164. env->interrupt_index = TT_EXTINT | i;
  165. if (old_interrupt != env->interrupt_index) {
  166. cs = env_cpu(env);
  167. trace_leon3_set_irq(i);
  168. cpu_interrupt(cs, CPU_INTERRUPT_HARD);
  169. }
  170. break;
  171. }
  172. }
  173. } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
  174. cs = env_cpu(env);
  175. trace_leon3_reset_irq(env->interrupt_index & 15);
  176. env->interrupt_index = 0;
  177. cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
  178. }
  179. }
  180. static void leon3_irq_manager(CPUSPARCState *env, void *irq_manager, int intno)
  181. {
  182. leon3_irq_ack(irq_manager, intno);
  183. leon3_cache_control_int(env);
  184. }
  185. static void leon3_generic_hw_init(MachineState *machine)
  186. {
  187. ram_addr_t ram_size = machine->ram_size;
  188. const char *bios_name = machine->firmware ?: LEON3_PROM_FILENAME;
  189. const char *kernel_filename = machine->kernel_filename;
  190. SPARCCPU *cpu;
  191. CPUSPARCState *env;
  192. MemoryRegion *address_space_mem = get_system_memory();
  193. MemoryRegion *prom = g_new(MemoryRegion, 1);
  194. int ret;
  195. char *filename;
  196. int bios_size;
  197. int prom_size;
  198. ResetData *reset_info;
  199. DeviceState *dev, *irqmpdev;
  200. int i;
  201. AHBPnp *ahb_pnp;
  202. APBPnp *apb_pnp;
  203. /* Init CPU */
  204. cpu = SPARC_CPU(cpu_create(machine->cpu_type));
  205. env = &cpu->env;
  206. cpu_sparc_set_id(env, 0);
  207. /* Reset data */
  208. reset_info = g_new0(ResetData, 1);
  209. reset_info->cpu = cpu;
  210. reset_info->sp = LEON3_RAM_OFFSET + ram_size;
  211. qemu_register_reset(main_cpu_reset, reset_info);
  212. ahb_pnp = GRLIB_AHB_PNP(qdev_new(TYPE_GRLIB_AHB_PNP));
  213. sysbus_realize_and_unref(SYS_BUS_DEVICE(ahb_pnp), &error_fatal);
  214. sysbus_mmio_map(SYS_BUS_DEVICE(ahb_pnp), 0, LEON3_AHB_PNP_OFFSET);
  215. grlib_ahb_pnp_add_entry(ahb_pnp, 0, 0, GRLIB_VENDOR_GAISLER,
  216. GRLIB_LEON3_DEV, GRLIB_AHB_MASTER,
  217. GRLIB_CPU_AREA);
  218. apb_pnp = GRLIB_APB_PNP(qdev_new(TYPE_GRLIB_APB_PNP));
  219. sysbus_realize_and_unref(SYS_BUS_DEVICE(apb_pnp), &error_fatal);
  220. sysbus_mmio_map(SYS_BUS_DEVICE(apb_pnp), 0, LEON3_APB_PNP_OFFSET);
  221. grlib_ahb_pnp_add_entry(ahb_pnp, LEON3_APB_PNP_OFFSET, 0xFFF,
  222. GRLIB_VENDOR_GAISLER, GRLIB_APBMST_DEV,
  223. GRLIB_AHB_SLAVE, GRLIB_AHBMEM_AREA);
  224. /* Allocate IRQ manager */
  225. irqmpdev = qdev_new(TYPE_GRLIB_IRQMP);
  226. qdev_init_gpio_in_named_with_opaque(DEVICE(cpu), leon3_set_pil_in,
  227. env, "pil", 1);
  228. qdev_connect_gpio_out_named(irqmpdev, "grlib-irq", 0,
  229. qdev_get_gpio_in_named(DEVICE(cpu), "pil", 0));
  230. sysbus_realize_and_unref(SYS_BUS_DEVICE(irqmpdev), &error_fatal);
  231. sysbus_mmio_map(SYS_BUS_DEVICE(irqmpdev), 0, LEON3_IRQMP_OFFSET);
  232. env->irq_manager = irqmpdev;
  233. env->qemu_irq_ack = leon3_irq_manager;
  234. grlib_apb_pnp_add_entry(apb_pnp, LEON3_IRQMP_OFFSET, 0xFFF,
  235. GRLIB_VENDOR_GAISLER, GRLIB_IRQMP_DEV,
  236. 2, 0, GRLIB_APBIO_AREA);
  237. /* Allocate RAM */
  238. if (ram_size > 1 * GiB) {
  239. error_report("Too much memory for this machine: %" PRId64 "MB,"
  240. " maximum 1G",
  241. ram_size / MiB);
  242. exit(1);
  243. }
  244. memory_region_add_subregion(address_space_mem, LEON3_RAM_OFFSET,
  245. machine->ram);
  246. /* Allocate BIOS */
  247. prom_size = 8 * MiB;
  248. memory_region_init_rom(prom, NULL, "Leon3.bios", prom_size, &error_fatal);
  249. memory_region_add_subregion(address_space_mem, LEON3_PROM_OFFSET, prom);
  250. /* Load boot prom */
  251. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
  252. if (filename) {
  253. bios_size = get_image_size(filename);
  254. } else {
  255. bios_size = -1;
  256. }
  257. if (bios_size > prom_size) {
  258. error_report("could not load prom '%s': file too big", filename);
  259. exit(1);
  260. }
  261. if (bios_size > 0) {
  262. ret = load_image_targphys(filename, LEON3_PROM_OFFSET, bios_size);
  263. if (ret < 0 || ret > prom_size) {
  264. error_report("could not load prom '%s'", filename);
  265. exit(1);
  266. }
  267. } else if (kernel_filename == NULL && !qtest_enabled()) {
  268. error_report("Can't read bios image '%s'", filename
  269. ? filename
  270. : LEON3_PROM_FILENAME);
  271. exit(1);
  272. }
  273. g_free(filename);
  274. /* Can directly load an application. */
  275. if (kernel_filename != NULL) {
  276. long kernel_size;
  277. uint64_t entry;
  278. kernel_size = load_elf(kernel_filename, NULL, NULL, NULL,
  279. &entry, NULL, NULL, NULL,
  280. 1 /* big endian */, EM_SPARC, 0, 0);
  281. if (kernel_size < 0) {
  282. kernel_size = load_uimage(kernel_filename, NULL, &entry,
  283. NULL, NULL, NULL);
  284. }
  285. if (kernel_size < 0) {
  286. error_report("could not load kernel '%s'", kernel_filename);
  287. exit(1);
  288. }
  289. if (bios_size <= 0) {
  290. /*
  291. * If there is no bios/monitor just start the application but put
  292. * the machine in an initialized state through a little
  293. * bootloader.
  294. */
  295. uint8_t *bootloader_entry;
  296. bootloader_entry = memory_region_get_ram_ptr(prom);
  297. write_bootloader(env, bootloader_entry, entry);
  298. env->pc = LEON3_PROM_OFFSET;
  299. env->npc = LEON3_PROM_OFFSET + 4;
  300. reset_info->entry = LEON3_PROM_OFFSET;
  301. }
  302. }
  303. /* Allocate timers */
  304. dev = qdev_new(TYPE_GRLIB_GPTIMER);
  305. qdev_prop_set_uint32(dev, "nr-timers", LEON3_TIMER_COUNT);
  306. qdev_prop_set_uint32(dev, "frequency", CPU_CLK);
  307. qdev_prop_set_uint32(dev, "irq-line", LEON3_TIMER_IRQ);
  308. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  309. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, LEON3_TIMER_OFFSET);
  310. for (i = 0; i < LEON3_TIMER_COUNT; i++) {
  311. sysbus_connect_irq(SYS_BUS_DEVICE(dev), i,
  312. qdev_get_gpio_in(irqmpdev, LEON3_TIMER_IRQ + i));
  313. }
  314. grlib_apb_pnp_add_entry(apb_pnp, LEON3_TIMER_OFFSET, 0xFFF,
  315. GRLIB_VENDOR_GAISLER, GRLIB_GPTIMER_DEV,
  316. 0, LEON3_TIMER_IRQ, GRLIB_APBIO_AREA);
  317. /* Allocate uart */
  318. dev = qdev_new(TYPE_GRLIB_APB_UART);
  319. qdev_prop_set_chr(dev, "chrdev", serial_hd(0));
  320. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  321. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, LEON3_UART_OFFSET);
  322. sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
  323. qdev_get_gpio_in(irqmpdev, LEON3_UART_IRQ));
  324. grlib_apb_pnp_add_entry(apb_pnp, LEON3_UART_OFFSET, 0xFFF,
  325. GRLIB_VENDOR_GAISLER, GRLIB_APBUART_DEV, 1,
  326. LEON3_UART_IRQ, GRLIB_APBIO_AREA);
  327. }
  328. static void leon3_generic_machine_init(MachineClass *mc)
  329. {
  330. mc->desc = "Leon-3 generic";
  331. mc->init = leon3_generic_hw_init;
  332. mc->default_cpu_type = SPARC_CPU_TYPE_NAME("LEON3");
  333. mc->default_ram_id = "leon3.ram";
  334. }
  335. DEFINE_MACHINE("leon3_generic", leon3_generic_machine_init)