ftgmac100.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351
  1. /*
  2. * Faraday FTGMAC100 Gigabit Ethernet
  3. *
  4. * Copyright (C) 2016-2017, IBM Corporation.
  5. *
  6. * Based on Coldfire Fast Ethernet Controller emulation.
  7. *
  8. * Copyright (c) 2007 CodeSourcery.
  9. *
  10. * This code is licensed under the GPL version 2 or later. See the
  11. * COPYING file in the top-level directory.
  12. */
  13. #include "qemu/osdep.h"
  14. #include "hw/irq.h"
  15. #include "hw/net/ftgmac100.h"
  16. #include "sysemu/dma.h"
  17. #include "qapi/error.h"
  18. #include "qemu/log.h"
  19. #include "qemu/module.h"
  20. #include "net/checksum.h"
  21. #include "net/eth.h"
  22. #include "hw/net/mii.h"
  23. #include "hw/qdev-properties.h"
  24. #include "migration/vmstate.h"
  25. /* For crc32 */
  26. #include <zlib.h>
  27. /*
  28. * FTGMAC100 registers
  29. */
  30. #define FTGMAC100_ISR 0x00
  31. #define FTGMAC100_IER 0x04
  32. #define FTGMAC100_MAC_MADR 0x08
  33. #define FTGMAC100_MAC_LADR 0x0c
  34. #define FTGMAC100_MATH0 0x10
  35. #define FTGMAC100_MATH1 0x14
  36. #define FTGMAC100_NPTXPD 0x18
  37. #define FTGMAC100_RXPD 0x1C
  38. #define FTGMAC100_NPTXR_BADR 0x20
  39. #define FTGMAC100_RXR_BADR 0x24
  40. #define FTGMAC100_HPTXPD 0x28
  41. #define FTGMAC100_HPTXR_BADR 0x2c
  42. #define FTGMAC100_ITC 0x30
  43. #define FTGMAC100_APTC 0x34
  44. #define FTGMAC100_DBLAC 0x38
  45. #define FTGMAC100_REVR 0x40
  46. #define FTGMAC100_FEAR1 0x44
  47. #define FTGMAC100_RBSR 0x4c
  48. #define FTGMAC100_TPAFCR 0x48
  49. #define FTGMAC100_MACCR 0x50
  50. #define FTGMAC100_MACSR 0x54
  51. #define FTGMAC100_PHYCR 0x60
  52. #define FTGMAC100_PHYDATA 0x64
  53. #define FTGMAC100_FCR 0x68
  54. /*
  55. * Interrupt status register & interrupt enable register
  56. */
  57. #define FTGMAC100_INT_RPKT_BUF (1 << 0)
  58. #define FTGMAC100_INT_RPKT_FIFO (1 << 1)
  59. #define FTGMAC100_INT_NO_RXBUF (1 << 2)
  60. #define FTGMAC100_INT_RPKT_LOST (1 << 3)
  61. #define FTGMAC100_INT_XPKT_ETH (1 << 4)
  62. #define FTGMAC100_INT_XPKT_FIFO (1 << 5)
  63. #define FTGMAC100_INT_NO_NPTXBUF (1 << 6)
  64. #define FTGMAC100_INT_XPKT_LOST (1 << 7)
  65. #define FTGMAC100_INT_AHB_ERR (1 << 8)
  66. #define FTGMAC100_INT_PHYSTS_CHG (1 << 9)
  67. #define FTGMAC100_INT_NO_HPTXBUF (1 << 10)
  68. /*
  69. * Automatic polling timer control register
  70. */
  71. #define FTGMAC100_APTC_RXPOLL_CNT(x) ((x) & 0xf)
  72. #define FTGMAC100_APTC_RXPOLL_TIME_SEL (1 << 4)
  73. #define FTGMAC100_APTC_TXPOLL_CNT(x) (((x) >> 8) & 0xf)
  74. #define FTGMAC100_APTC_TXPOLL_TIME_SEL (1 << 12)
  75. /*
  76. * DMA burst length and arbitration control register
  77. */
  78. #define FTGMAC100_DBLAC_RXBURST_SIZE(x) (((x) >> 8) & 0x3)
  79. #define FTGMAC100_DBLAC_TXBURST_SIZE(x) (((x) >> 10) & 0x3)
  80. #define FTGMAC100_DBLAC_RXDES_SIZE(x) ((((x) >> 12) & 0xf) * 8)
  81. #define FTGMAC100_DBLAC_TXDES_SIZE(x) ((((x) >> 16) & 0xf) * 8)
  82. #define FTGMAC100_DBLAC_IFG_CNT(x) (((x) >> 20) & 0x7)
  83. #define FTGMAC100_DBLAC_IFG_INC (1 << 23)
  84. /*
  85. * PHY control register
  86. */
  87. #define FTGMAC100_PHYCR_MIIRD (1 << 26)
  88. #define FTGMAC100_PHYCR_MIIWR (1 << 27)
  89. #define FTGMAC100_PHYCR_DEV(x) (((x) >> 16) & 0x1f)
  90. #define FTGMAC100_PHYCR_REG(x) (((x) >> 21) & 0x1f)
  91. /*
  92. * PHY data register
  93. */
  94. #define FTGMAC100_PHYDATA_MIIWDATA(x) ((x) & 0xffff)
  95. #define FTGMAC100_PHYDATA_MIIRDATA(x) (((x) >> 16) & 0xffff)
  96. /*
  97. * PHY control register - New MDC/MDIO interface
  98. */
  99. #define FTGMAC100_PHYCR_NEW_DATA(x) (((x) >> 16) & 0xffff)
  100. #define FTGMAC100_PHYCR_NEW_FIRE (1 << 15)
  101. #define FTGMAC100_PHYCR_NEW_ST_22 (1 << 12)
  102. #define FTGMAC100_PHYCR_NEW_OP(x) (((x) >> 10) & 3)
  103. #define FTGMAC100_PHYCR_NEW_OP_WRITE 0x1
  104. #define FTGMAC100_PHYCR_NEW_OP_READ 0x2
  105. #define FTGMAC100_PHYCR_NEW_DEV(x) (((x) >> 5) & 0x1f)
  106. #define FTGMAC100_PHYCR_NEW_REG(x) ((x) & 0x1f)
  107. /*
  108. * Feature Register
  109. */
  110. #define FTGMAC100_REVR_NEW_MDIO_INTERFACE (1 << 31)
  111. /*
  112. * MAC control register
  113. */
  114. #define FTGMAC100_MACCR_TXDMA_EN (1 << 0)
  115. #define FTGMAC100_MACCR_RXDMA_EN (1 << 1)
  116. #define FTGMAC100_MACCR_TXMAC_EN (1 << 2)
  117. #define FTGMAC100_MACCR_RXMAC_EN (1 << 3)
  118. #define FTGMAC100_MACCR_RM_VLAN (1 << 4)
  119. #define FTGMAC100_MACCR_HPTXR_EN (1 << 5)
  120. #define FTGMAC100_MACCR_LOOP_EN (1 << 6)
  121. #define FTGMAC100_MACCR_ENRX_IN_HALFTX (1 << 7)
  122. #define FTGMAC100_MACCR_FULLDUP (1 << 8)
  123. #define FTGMAC100_MACCR_GIGA_MODE (1 << 9)
  124. #define FTGMAC100_MACCR_CRC_APD (1 << 10) /* not needed */
  125. #define FTGMAC100_MACCR_RX_RUNT (1 << 12)
  126. #define FTGMAC100_MACCR_JUMBO_LF (1 << 13)
  127. #define FTGMAC100_MACCR_RX_ALL (1 << 14)
  128. #define FTGMAC100_MACCR_HT_MULTI_EN (1 << 15)
  129. #define FTGMAC100_MACCR_RX_MULTIPKT (1 << 16)
  130. #define FTGMAC100_MACCR_RX_BROADPKT (1 << 17)
  131. #define FTGMAC100_MACCR_DISCARD_CRCERR (1 << 18)
  132. #define FTGMAC100_MACCR_FAST_MODE (1 << 19)
  133. #define FTGMAC100_MACCR_SW_RST (1 << 31)
  134. /*
  135. * Transmit descriptor
  136. */
  137. #define FTGMAC100_TXDES0_TXBUF_SIZE(x) ((x) & 0x3fff)
  138. #define FTGMAC100_TXDES0_EDOTR (1 << 15)
  139. #define FTGMAC100_TXDES0_CRC_ERR (1 << 19)
  140. #define FTGMAC100_TXDES0_LTS (1 << 28)
  141. #define FTGMAC100_TXDES0_FTS (1 << 29)
  142. #define FTGMAC100_TXDES0_EDOTR_ASPEED (1 << 30)
  143. #define FTGMAC100_TXDES0_TXDMA_OWN (1 << 31)
  144. #define FTGMAC100_TXDES1_VLANTAG_CI(x) ((x) & 0xffff)
  145. #define FTGMAC100_TXDES1_INS_VLANTAG (1 << 16)
  146. #define FTGMAC100_TXDES1_TCP_CHKSUM (1 << 17)
  147. #define FTGMAC100_TXDES1_UDP_CHKSUM (1 << 18)
  148. #define FTGMAC100_TXDES1_IP_CHKSUM (1 << 19)
  149. #define FTGMAC100_TXDES1_LLC (1 << 22)
  150. #define FTGMAC100_TXDES1_TX2FIC (1 << 30)
  151. #define FTGMAC100_TXDES1_TXIC (1 << 31)
  152. /*
  153. * Receive descriptor
  154. */
  155. #define FTGMAC100_RXDES0_VDBC 0x3fff
  156. #define FTGMAC100_RXDES0_EDORR (1 << 15)
  157. #define FTGMAC100_RXDES0_MULTICAST (1 << 16)
  158. #define FTGMAC100_RXDES0_BROADCAST (1 << 17)
  159. #define FTGMAC100_RXDES0_RX_ERR (1 << 18)
  160. #define FTGMAC100_RXDES0_CRC_ERR (1 << 19)
  161. #define FTGMAC100_RXDES0_FTL (1 << 20)
  162. #define FTGMAC100_RXDES0_RUNT (1 << 21)
  163. #define FTGMAC100_RXDES0_RX_ODD_NB (1 << 22)
  164. #define FTGMAC100_RXDES0_FIFO_FULL (1 << 23)
  165. #define FTGMAC100_RXDES0_PAUSE_OPCODE (1 << 24)
  166. #define FTGMAC100_RXDES0_PAUSE_FRAME (1 << 25)
  167. #define FTGMAC100_RXDES0_LRS (1 << 28)
  168. #define FTGMAC100_RXDES0_FRS (1 << 29)
  169. #define FTGMAC100_RXDES0_EDORR_ASPEED (1 << 30)
  170. #define FTGMAC100_RXDES0_RXPKT_RDY (1 << 31)
  171. #define FTGMAC100_RXDES1_VLANTAG_CI 0xffff
  172. #define FTGMAC100_RXDES1_PROT_MASK (0x3 << 20)
  173. #define FTGMAC100_RXDES1_PROT_NONIP (0x0 << 20)
  174. #define FTGMAC100_RXDES1_PROT_IP (0x1 << 20)
  175. #define FTGMAC100_RXDES1_PROT_TCPIP (0x2 << 20)
  176. #define FTGMAC100_RXDES1_PROT_UDPIP (0x3 << 20)
  177. #define FTGMAC100_RXDES1_LLC (1 << 22)
  178. #define FTGMAC100_RXDES1_DF (1 << 23)
  179. #define FTGMAC100_RXDES1_VLANTAG_AVAIL (1 << 24)
  180. #define FTGMAC100_RXDES1_TCP_CHKSUM_ERR (1 << 25)
  181. #define FTGMAC100_RXDES1_UDP_CHKSUM_ERR (1 << 26)
  182. #define FTGMAC100_RXDES1_IP_CHKSUM_ERR (1 << 27)
  183. /*
  184. * Receive and transmit Buffer Descriptor
  185. */
  186. typedef struct {
  187. uint32_t des0;
  188. uint32_t des1;
  189. uint32_t des2; /* not used by HW */
  190. uint32_t des3;
  191. } FTGMAC100Desc;
  192. #define FTGMAC100_DESC_ALIGNMENT 16
  193. /*
  194. * Specific RTL8211E MII Registers
  195. */
  196. #define RTL8211E_MII_PHYCR 16 /* PHY Specific Control */
  197. #define RTL8211E_MII_PHYSR 17 /* PHY Specific Status */
  198. #define RTL8211E_MII_INER 18 /* Interrupt Enable */
  199. #define RTL8211E_MII_INSR 19 /* Interrupt Status */
  200. #define RTL8211E_MII_RXERC 24 /* Receive Error Counter */
  201. #define RTL8211E_MII_LDPSR 27 /* Link Down Power Saving */
  202. #define RTL8211E_MII_EPAGSR 30 /* Extension Page Select */
  203. #define RTL8211E_MII_PAGSEL 31 /* Page Select */
  204. /*
  205. * RTL8211E Interrupt Status
  206. */
  207. #define PHY_INT_AUTONEG_ERROR (1 << 15)
  208. #define PHY_INT_PAGE_RECV (1 << 12)
  209. #define PHY_INT_AUTONEG_COMPLETE (1 << 11)
  210. #define PHY_INT_LINK_STATUS (1 << 10)
  211. #define PHY_INT_ERROR (1 << 9)
  212. #define PHY_INT_DOWN (1 << 8)
  213. #define PHY_INT_JABBER (1 << 0)
  214. /*
  215. * Max frame size for the receiving buffer
  216. */
  217. #define FTGMAC100_MAX_FRAME_SIZE 9220
  218. /* Limits depending on the type of the frame
  219. *
  220. * 9216 for Jumbo frames (+ 4 for VLAN)
  221. * 1518 for other frames (+ 4 for VLAN)
  222. */
  223. static int ftgmac100_max_frame_size(FTGMAC100State *s, uint16_t proto)
  224. {
  225. int max = (s->maccr & FTGMAC100_MACCR_JUMBO_LF ? 9216 : 1518);
  226. return max + (proto == ETH_P_VLAN ? 4 : 0);
  227. }
  228. static void ftgmac100_update_irq(FTGMAC100State *s)
  229. {
  230. qemu_set_irq(s->irq, s->isr & s->ier);
  231. }
  232. /*
  233. * The MII phy could raise a GPIO to the processor which in turn
  234. * could be handled as an interrpt by the OS.
  235. * For now we don't handle any GPIO/interrupt line, so the OS will
  236. * have to poll for the PHY status.
  237. */
  238. static void phy_update_irq(FTGMAC100State *s)
  239. {
  240. ftgmac100_update_irq(s);
  241. }
  242. static void phy_update_link(FTGMAC100State *s)
  243. {
  244. /* Autonegotiation status mirrors link status. */
  245. if (qemu_get_queue(s->nic)->link_down) {
  246. s->phy_status &= ~(MII_BMSR_LINK_ST | MII_BMSR_AN_COMP);
  247. s->phy_int |= PHY_INT_DOWN;
  248. } else {
  249. s->phy_status |= (MII_BMSR_LINK_ST | MII_BMSR_AN_COMP);
  250. s->phy_int |= PHY_INT_AUTONEG_COMPLETE;
  251. }
  252. phy_update_irq(s);
  253. }
  254. static void ftgmac100_set_link(NetClientState *nc)
  255. {
  256. phy_update_link(FTGMAC100(qemu_get_nic_opaque(nc)));
  257. }
  258. static void phy_reset(FTGMAC100State *s)
  259. {
  260. s->phy_status = (MII_BMSR_100TX_FD | MII_BMSR_100TX_HD | MII_BMSR_10T_FD |
  261. MII_BMSR_10T_HD | MII_BMSR_EXTSTAT | MII_BMSR_MFPS |
  262. MII_BMSR_AN_COMP | MII_BMSR_AUTONEG | MII_BMSR_LINK_ST |
  263. MII_BMSR_EXTCAP);
  264. s->phy_control = (MII_BMCR_AUTOEN | MII_BMCR_FD | MII_BMCR_SPEED1000);
  265. s->phy_advertise = (MII_ANAR_PAUSE_ASYM | MII_ANAR_PAUSE | MII_ANAR_TXFD |
  266. MII_ANAR_TX | MII_ANAR_10FD | MII_ANAR_10 |
  267. MII_ANAR_CSMACD);
  268. s->phy_int_mask = 0;
  269. s->phy_int = 0;
  270. }
  271. static uint16_t do_phy_read(FTGMAC100State *s, uint8_t reg)
  272. {
  273. uint16_t val;
  274. switch (reg) {
  275. case MII_BMCR: /* Basic Control */
  276. val = s->phy_control;
  277. break;
  278. case MII_BMSR: /* Basic Status */
  279. val = s->phy_status;
  280. break;
  281. case MII_PHYID1: /* ID1 */
  282. val = RTL8211E_PHYID1;
  283. break;
  284. case MII_PHYID2: /* ID2 */
  285. val = RTL8211E_PHYID2;
  286. break;
  287. case MII_ANAR: /* Auto-neg advertisement */
  288. val = s->phy_advertise;
  289. break;
  290. case MII_ANLPAR: /* Auto-neg Link Partner Ability */
  291. val = (MII_ANLPAR_ACK | MII_ANLPAR_PAUSE | MII_ANLPAR_TXFD |
  292. MII_ANLPAR_TX | MII_ANLPAR_10FD | MII_ANLPAR_10 |
  293. MII_ANLPAR_CSMACD);
  294. break;
  295. case MII_ANER: /* Auto-neg Expansion */
  296. val = MII_ANER_NWAY;
  297. break;
  298. case MII_CTRL1000: /* 1000BASE-T control */
  299. val = (MII_CTRL1000_HALF | MII_CTRL1000_FULL);
  300. break;
  301. case MII_STAT1000: /* 1000BASE-T status */
  302. val = MII_STAT1000_FULL;
  303. break;
  304. case RTL8211E_MII_INSR: /* Interrupt status. */
  305. val = s->phy_int;
  306. s->phy_int = 0;
  307. phy_update_irq(s);
  308. break;
  309. case RTL8211E_MII_INER: /* Interrupt enable */
  310. val = s->phy_int_mask;
  311. break;
  312. case RTL8211E_MII_PHYCR:
  313. case RTL8211E_MII_PHYSR:
  314. case RTL8211E_MII_RXERC:
  315. case RTL8211E_MII_LDPSR:
  316. case RTL8211E_MII_EPAGSR:
  317. case RTL8211E_MII_PAGSEL:
  318. qemu_log_mask(LOG_UNIMP, "%s: reg %d not implemented\n",
  319. __func__, reg);
  320. val = 0;
  321. break;
  322. default:
  323. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset %d\n",
  324. __func__, reg);
  325. val = 0;
  326. break;
  327. }
  328. return val;
  329. }
  330. #define MII_BMCR_MASK (MII_BMCR_LOOPBACK | MII_BMCR_SPEED100 | \
  331. MII_BMCR_SPEED | MII_BMCR_AUTOEN | MII_BMCR_PDOWN | \
  332. MII_BMCR_FD | MII_BMCR_CTST)
  333. #define MII_ANAR_MASK 0x2d7f
  334. static void do_phy_write(FTGMAC100State *s, uint8_t reg, uint16_t val)
  335. {
  336. switch (reg) {
  337. case MII_BMCR: /* Basic Control */
  338. if (val & MII_BMCR_RESET) {
  339. phy_reset(s);
  340. } else {
  341. s->phy_control = val & MII_BMCR_MASK;
  342. /* Complete autonegotiation immediately. */
  343. if (val & MII_BMCR_AUTOEN) {
  344. s->phy_status |= MII_BMSR_AN_COMP;
  345. }
  346. }
  347. break;
  348. case MII_ANAR: /* Auto-neg advertisement */
  349. s->phy_advertise = (val & MII_ANAR_MASK) | MII_ANAR_TX;
  350. break;
  351. case RTL8211E_MII_INER: /* Interrupt enable */
  352. s->phy_int_mask = val & 0xff;
  353. phy_update_irq(s);
  354. break;
  355. case RTL8211E_MII_PHYCR:
  356. case RTL8211E_MII_PHYSR:
  357. case RTL8211E_MII_RXERC:
  358. case RTL8211E_MII_LDPSR:
  359. case RTL8211E_MII_EPAGSR:
  360. case RTL8211E_MII_PAGSEL:
  361. qemu_log_mask(LOG_UNIMP, "%s: reg %d not implemented\n",
  362. __func__, reg);
  363. break;
  364. default:
  365. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset %d\n",
  366. __func__, reg);
  367. break;
  368. }
  369. }
  370. static void do_phy_new_ctl(FTGMAC100State *s)
  371. {
  372. uint8_t reg;
  373. uint16_t data;
  374. if (!(s->phycr & FTGMAC100_PHYCR_NEW_ST_22)) {
  375. qemu_log_mask(LOG_UNIMP, "%s: unsupported ST code\n", __func__);
  376. return;
  377. }
  378. /* Nothing to do */
  379. if (!(s->phycr & FTGMAC100_PHYCR_NEW_FIRE)) {
  380. return;
  381. }
  382. reg = FTGMAC100_PHYCR_NEW_REG(s->phycr);
  383. data = FTGMAC100_PHYCR_NEW_DATA(s->phycr);
  384. switch (FTGMAC100_PHYCR_NEW_OP(s->phycr)) {
  385. case FTGMAC100_PHYCR_NEW_OP_WRITE:
  386. do_phy_write(s, reg, data);
  387. break;
  388. case FTGMAC100_PHYCR_NEW_OP_READ:
  389. s->phydata = do_phy_read(s, reg) & 0xffff;
  390. break;
  391. default:
  392. qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid OP code %08x\n",
  393. __func__, s->phycr);
  394. }
  395. s->phycr &= ~FTGMAC100_PHYCR_NEW_FIRE;
  396. }
  397. static void do_phy_ctl(FTGMAC100State *s)
  398. {
  399. uint8_t reg = FTGMAC100_PHYCR_REG(s->phycr);
  400. if (s->phycr & FTGMAC100_PHYCR_MIIWR) {
  401. do_phy_write(s, reg, s->phydata & 0xffff);
  402. s->phycr &= ~FTGMAC100_PHYCR_MIIWR;
  403. } else if (s->phycr & FTGMAC100_PHYCR_MIIRD) {
  404. s->phydata = do_phy_read(s, reg) << 16;
  405. s->phycr &= ~FTGMAC100_PHYCR_MIIRD;
  406. } else {
  407. qemu_log_mask(LOG_GUEST_ERROR, "%s: no OP code %08x\n",
  408. __func__, s->phycr);
  409. }
  410. }
  411. static int ftgmac100_read_bd(FTGMAC100Desc *bd, dma_addr_t addr)
  412. {
  413. if (dma_memory_read(&address_space_memory, addr,
  414. bd, sizeof(*bd), MEMTXATTRS_UNSPECIFIED)) {
  415. qemu_log_mask(LOG_GUEST_ERROR, "%s: failed to read descriptor @ 0x%"
  416. HWADDR_PRIx "\n", __func__, addr);
  417. return -1;
  418. }
  419. bd->des0 = le32_to_cpu(bd->des0);
  420. bd->des1 = le32_to_cpu(bd->des1);
  421. bd->des2 = le32_to_cpu(bd->des2);
  422. bd->des3 = le32_to_cpu(bd->des3);
  423. return 0;
  424. }
  425. static int ftgmac100_write_bd(FTGMAC100Desc *bd, dma_addr_t addr)
  426. {
  427. FTGMAC100Desc lebd;
  428. lebd.des0 = cpu_to_le32(bd->des0);
  429. lebd.des1 = cpu_to_le32(bd->des1);
  430. lebd.des2 = cpu_to_le32(bd->des2);
  431. lebd.des3 = cpu_to_le32(bd->des3);
  432. if (dma_memory_write(&address_space_memory, addr,
  433. &lebd, sizeof(lebd), MEMTXATTRS_UNSPECIFIED)) {
  434. qemu_log_mask(LOG_GUEST_ERROR, "%s: failed to write descriptor @ 0x%"
  435. HWADDR_PRIx "\n", __func__, addr);
  436. return -1;
  437. }
  438. return 0;
  439. }
  440. static int ftgmac100_insert_vlan(FTGMAC100State *s, int frame_size,
  441. uint8_t vlan_tci)
  442. {
  443. uint8_t *vlan_hdr = s->frame + (ETH_ALEN * 2);
  444. uint8_t *payload = vlan_hdr + sizeof(struct vlan_header);
  445. if (frame_size < sizeof(struct eth_header)) {
  446. qemu_log_mask(LOG_GUEST_ERROR,
  447. "%s: frame too small for VLAN insertion : %d bytes\n",
  448. __func__, frame_size);
  449. s->isr |= FTGMAC100_INT_XPKT_LOST;
  450. goto out;
  451. }
  452. if (frame_size + sizeof(struct vlan_header) > sizeof(s->frame)) {
  453. qemu_log_mask(LOG_GUEST_ERROR,
  454. "%s: frame too big : %d bytes\n",
  455. __func__, frame_size);
  456. s->isr |= FTGMAC100_INT_XPKT_LOST;
  457. frame_size -= sizeof(struct vlan_header);
  458. }
  459. memmove(payload, vlan_hdr, frame_size - (ETH_ALEN * 2));
  460. stw_be_p(vlan_hdr, ETH_P_VLAN);
  461. stw_be_p(vlan_hdr + 2, vlan_tci);
  462. frame_size += sizeof(struct vlan_header);
  463. out:
  464. return frame_size;
  465. }
  466. static void ftgmac100_do_tx(FTGMAC100State *s, uint32_t tx_ring,
  467. uint32_t tx_descriptor)
  468. {
  469. int frame_size = 0;
  470. uint8_t *ptr = s->frame;
  471. uint32_t addr = tx_descriptor;
  472. uint32_t flags = 0;
  473. while (1) {
  474. FTGMAC100Desc bd;
  475. int len;
  476. if (ftgmac100_read_bd(&bd, addr) ||
  477. ((bd.des0 & FTGMAC100_TXDES0_TXDMA_OWN) == 0)) {
  478. /* Run out of descriptors to transmit. */
  479. s->isr |= FTGMAC100_INT_NO_NPTXBUF;
  480. break;
  481. }
  482. /* record transmit flags as they are valid only on the first
  483. * segment */
  484. if (bd.des0 & FTGMAC100_TXDES0_FTS) {
  485. flags = bd.des1;
  486. }
  487. len = FTGMAC100_TXDES0_TXBUF_SIZE(bd.des0);
  488. if (!len) {
  489. /*
  490. * 0 is an invalid size, however the HW does not raise any
  491. * interrupt. Flag an error because the guest is buggy.
  492. */
  493. qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid segment size\n",
  494. __func__);
  495. }
  496. if (frame_size + len > sizeof(s->frame)) {
  497. qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %d bytes\n",
  498. __func__, len);
  499. s->isr |= FTGMAC100_INT_XPKT_LOST;
  500. len = sizeof(s->frame) - frame_size;
  501. }
  502. if (dma_memory_read(&address_space_memory, bd.des3,
  503. ptr, len, MEMTXATTRS_UNSPECIFIED)) {
  504. qemu_log_mask(LOG_GUEST_ERROR, "%s: failed to read packet @ 0x%x\n",
  505. __func__, bd.des3);
  506. s->isr |= FTGMAC100_INT_AHB_ERR;
  507. break;
  508. }
  509. ptr += len;
  510. frame_size += len;
  511. if (bd.des0 & FTGMAC100_TXDES0_LTS) {
  512. int csum = 0;
  513. /* Check for VLAN */
  514. if (flags & FTGMAC100_TXDES1_INS_VLANTAG &&
  515. be16_to_cpu(PKT_GET_ETH_HDR(s->frame)->h_proto) != ETH_P_VLAN) {
  516. frame_size = ftgmac100_insert_vlan(s, frame_size,
  517. FTGMAC100_TXDES1_VLANTAG_CI(flags));
  518. }
  519. if (flags & FTGMAC100_TXDES1_IP_CHKSUM) {
  520. csum |= CSUM_IP;
  521. }
  522. if (flags & FTGMAC100_TXDES1_TCP_CHKSUM) {
  523. csum |= CSUM_TCP;
  524. }
  525. if (flags & FTGMAC100_TXDES1_UDP_CHKSUM) {
  526. csum |= CSUM_UDP;
  527. }
  528. if (csum) {
  529. net_checksum_calculate(s->frame, frame_size, csum);
  530. }
  531. /* Last buffer in frame. */
  532. qemu_send_packet(qemu_get_queue(s->nic), s->frame, frame_size);
  533. ptr = s->frame;
  534. frame_size = 0;
  535. s->isr |= FTGMAC100_INT_XPKT_ETH;
  536. }
  537. if (flags & FTGMAC100_TXDES1_TX2FIC) {
  538. s->isr |= FTGMAC100_INT_XPKT_FIFO;
  539. }
  540. bd.des0 &= ~FTGMAC100_TXDES0_TXDMA_OWN;
  541. /* Write back the modified descriptor. */
  542. ftgmac100_write_bd(&bd, addr);
  543. /* Advance to the next descriptor. */
  544. if (bd.des0 & s->txdes0_edotr) {
  545. addr = tx_ring;
  546. } else {
  547. addr += FTGMAC100_DBLAC_TXDES_SIZE(s->dblac);
  548. }
  549. }
  550. s->tx_descriptor = addr;
  551. ftgmac100_update_irq(s);
  552. }
  553. static bool ftgmac100_can_receive(NetClientState *nc)
  554. {
  555. FTGMAC100State *s = FTGMAC100(qemu_get_nic_opaque(nc));
  556. FTGMAC100Desc bd;
  557. if ((s->maccr & (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN))
  558. != (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) {
  559. return false;
  560. }
  561. if (ftgmac100_read_bd(&bd, s->rx_descriptor)) {
  562. return false;
  563. }
  564. return !(bd.des0 & FTGMAC100_RXDES0_RXPKT_RDY);
  565. }
  566. /*
  567. * This is purely informative. The HW can poll the RW (and RX) ring
  568. * buffers for available descriptors but we don't need to trigger a
  569. * timer for that in qemu.
  570. */
  571. static uint32_t ftgmac100_rxpoll(FTGMAC100State *s)
  572. {
  573. /* Polling times :
  574. *
  575. * Speed TIME_SEL=0 TIME_SEL=1
  576. *
  577. * 10 51.2 ms 819.2 ms
  578. * 100 5.12 ms 81.92 ms
  579. * 1000 1.024 ms 16.384 ms
  580. */
  581. static const int div[] = { 20, 200, 1000 };
  582. uint32_t cnt = 1024 * FTGMAC100_APTC_RXPOLL_CNT(s->aptcr);
  583. uint32_t speed = (s->maccr & FTGMAC100_MACCR_FAST_MODE) ? 1 : 0;
  584. if (s->aptcr & FTGMAC100_APTC_RXPOLL_TIME_SEL) {
  585. cnt <<= 4;
  586. }
  587. if (s->maccr & FTGMAC100_MACCR_GIGA_MODE) {
  588. speed = 2;
  589. }
  590. return cnt / div[speed];
  591. }
  592. static void ftgmac100_do_reset(FTGMAC100State *s, bool sw_reset)
  593. {
  594. /* Reset the FTGMAC100 */
  595. s->isr = 0;
  596. s->ier = 0;
  597. s->rx_enabled = 0;
  598. s->rx_ring = 0;
  599. s->rbsr = 0x640;
  600. s->rx_descriptor = 0;
  601. s->tx_ring = 0;
  602. s->tx_descriptor = 0;
  603. s->math[0] = 0;
  604. s->math[1] = 0;
  605. s->itc = 0;
  606. s->aptcr = 1;
  607. s->dblac = 0x00022f00;
  608. s->revr = 0;
  609. s->fear1 = 0;
  610. s->tpafcr = 0xf1;
  611. if (sw_reset) {
  612. s->maccr &= FTGMAC100_MACCR_GIGA_MODE | FTGMAC100_MACCR_FAST_MODE;
  613. } else {
  614. s->maccr = 0;
  615. }
  616. s->phycr = 0;
  617. s->phydata = 0;
  618. s->fcr = 0x400;
  619. /* and the PHY */
  620. phy_reset(s);
  621. }
  622. static void ftgmac100_reset(DeviceState *d)
  623. {
  624. ftgmac100_do_reset(FTGMAC100(d), false);
  625. }
  626. static uint64_t ftgmac100_read(void *opaque, hwaddr addr, unsigned size)
  627. {
  628. FTGMAC100State *s = FTGMAC100(opaque);
  629. switch (addr & 0xff) {
  630. case FTGMAC100_ISR:
  631. return s->isr;
  632. case FTGMAC100_IER:
  633. return s->ier;
  634. case FTGMAC100_MAC_MADR:
  635. return (s->conf.macaddr.a[0] << 8) | s->conf.macaddr.a[1];
  636. case FTGMAC100_MAC_LADR:
  637. return ((uint32_t) s->conf.macaddr.a[2] << 24) |
  638. (s->conf.macaddr.a[3] << 16) | (s->conf.macaddr.a[4] << 8) |
  639. s->conf.macaddr.a[5];
  640. case FTGMAC100_MATH0:
  641. return s->math[0];
  642. case FTGMAC100_MATH1:
  643. return s->math[1];
  644. case FTGMAC100_RXR_BADR:
  645. return s->rx_ring;
  646. case FTGMAC100_NPTXR_BADR:
  647. return s->tx_ring;
  648. case FTGMAC100_ITC:
  649. return s->itc;
  650. case FTGMAC100_DBLAC:
  651. return s->dblac;
  652. case FTGMAC100_REVR:
  653. return s->revr;
  654. case FTGMAC100_FEAR1:
  655. return s->fear1;
  656. case FTGMAC100_TPAFCR:
  657. return s->tpafcr;
  658. case FTGMAC100_FCR:
  659. return s->fcr;
  660. case FTGMAC100_MACCR:
  661. return s->maccr;
  662. case FTGMAC100_PHYCR:
  663. return s->phycr;
  664. case FTGMAC100_PHYDATA:
  665. return s->phydata;
  666. /* We might want to support these one day */
  667. case FTGMAC100_HPTXPD: /* High Priority Transmit Poll Demand */
  668. case FTGMAC100_HPTXR_BADR: /* High Priority Transmit Ring Base Address */
  669. case FTGMAC100_MACSR: /* MAC Status Register (MACSR) */
  670. qemu_log_mask(LOG_UNIMP, "%s: read to unimplemented register 0x%"
  671. HWADDR_PRIx "\n", __func__, addr);
  672. return 0;
  673. default:
  674. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset 0x%"
  675. HWADDR_PRIx "\n", __func__, addr);
  676. return 0;
  677. }
  678. }
  679. static void ftgmac100_write(void *opaque, hwaddr addr,
  680. uint64_t value, unsigned size)
  681. {
  682. FTGMAC100State *s = FTGMAC100(opaque);
  683. switch (addr & 0xff) {
  684. case FTGMAC100_ISR: /* Interrupt status */
  685. s->isr &= ~value;
  686. break;
  687. case FTGMAC100_IER: /* Interrupt control */
  688. s->ier = value;
  689. break;
  690. case FTGMAC100_MAC_MADR: /* MAC */
  691. s->conf.macaddr.a[0] = value >> 8;
  692. s->conf.macaddr.a[1] = value;
  693. break;
  694. case FTGMAC100_MAC_LADR:
  695. s->conf.macaddr.a[2] = value >> 24;
  696. s->conf.macaddr.a[3] = value >> 16;
  697. s->conf.macaddr.a[4] = value >> 8;
  698. s->conf.macaddr.a[5] = value;
  699. break;
  700. case FTGMAC100_MATH0: /* Multicast Address Hash Table 0 */
  701. s->math[0] = value;
  702. break;
  703. case FTGMAC100_MATH1: /* Multicast Address Hash Table 1 */
  704. s->math[1] = value;
  705. break;
  706. case FTGMAC100_ITC: /* TODO: Interrupt Timer Control */
  707. s->itc = value;
  708. break;
  709. case FTGMAC100_RXR_BADR: /* Ring buffer address */
  710. if (!QEMU_IS_ALIGNED(value, FTGMAC100_DESC_ALIGNMENT)) {
  711. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad RX buffer alignment 0x%"
  712. HWADDR_PRIx "\n", __func__, value);
  713. return;
  714. }
  715. s->rx_ring = value;
  716. s->rx_descriptor = s->rx_ring;
  717. break;
  718. case FTGMAC100_RBSR: /* DMA buffer size */
  719. s->rbsr = value;
  720. break;
  721. case FTGMAC100_NPTXR_BADR: /* Transmit buffer address */
  722. if (!QEMU_IS_ALIGNED(value, FTGMAC100_DESC_ALIGNMENT)) {
  723. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad TX buffer alignment 0x%"
  724. HWADDR_PRIx "\n", __func__, value);
  725. return;
  726. }
  727. s->tx_ring = value;
  728. s->tx_descriptor = s->tx_ring;
  729. break;
  730. case FTGMAC100_NPTXPD: /* Trigger transmit */
  731. if ((s->maccr & (FTGMAC100_MACCR_TXDMA_EN | FTGMAC100_MACCR_TXMAC_EN))
  732. == (FTGMAC100_MACCR_TXDMA_EN | FTGMAC100_MACCR_TXMAC_EN)) {
  733. /* TODO: high priority tx ring */
  734. ftgmac100_do_tx(s, s->tx_ring, s->tx_descriptor);
  735. }
  736. if (ftgmac100_can_receive(qemu_get_queue(s->nic))) {
  737. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  738. }
  739. break;
  740. case FTGMAC100_RXPD: /* Receive Poll Demand Register */
  741. if (ftgmac100_can_receive(qemu_get_queue(s->nic))) {
  742. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  743. }
  744. break;
  745. case FTGMAC100_APTC: /* Automatic polling */
  746. s->aptcr = value;
  747. if (FTGMAC100_APTC_RXPOLL_CNT(s->aptcr)) {
  748. ftgmac100_rxpoll(s);
  749. }
  750. if (FTGMAC100_APTC_TXPOLL_CNT(s->aptcr)) {
  751. qemu_log_mask(LOG_UNIMP, "%s: no transmit polling\n", __func__);
  752. }
  753. break;
  754. case FTGMAC100_MACCR: /* MAC Device control */
  755. s->maccr = value;
  756. if (value & FTGMAC100_MACCR_SW_RST) {
  757. ftgmac100_do_reset(s, true);
  758. }
  759. if (ftgmac100_can_receive(qemu_get_queue(s->nic))) {
  760. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  761. }
  762. break;
  763. case FTGMAC100_PHYCR: /* PHY Device control */
  764. s->phycr = value;
  765. if (s->revr & FTGMAC100_REVR_NEW_MDIO_INTERFACE) {
  766. do_phy_new_ctl(s);
  767. } else {
  768. do_phy_ctl(s);
  769. }
  770. break;
  771. case FTGMAC100_PHYDATA:
  772. s->phydata = value & 0xffff;
  773. break;
  774. case FTGMAC100_DBLAC: /* DMA Burst Length and Arbitration Control */
  775. if (FTGMAC100_DBLAC_TXDES_SIZE(value) < sizeof(FTGMAC100Desc)) {
  776. qemu_log_mask(LOG_GUEST_ERROR,
  777. "%s: transmit descriptor too small: %" PRIx64
  778. " bytes\n", __func__,
  779. FTGMAC100_DBLAC_TXDES_SIZE(value));
  780. break;
  781. }
  782. if (FTGMAC100_DBLAC_RXDES_SIZE(value) < sizeof(FTGMAC100Desc)) {
  783. qemu_log_mask(LOG_GUEST_ERROR,
  784. "%s: receive descriptor too small : %" PRIx64
  785. " bytes\n", __func__,
  786. FTGMAC100_DBLAC_RXDES_SIZE(value));
  787. break;
  788. }
  789. s->dblac = value;
  790. break;
  791. case FTGMAC100_REVR: /* Feature Register */
  792. s->revr = value;
  793. break;
  794. case FTGMAC100_FEAR1: /* Feature Register 1 */
  795. s->fear1 = value;
  796. break;
  797. case FTGMAC100_TPAFCR: /* Transmit Priority Arbitration and FIFO Control */
  798. s->tpafcr = value;
  799. break;
  800. case FTGMAC100_FCR: /* Flow Control */
  801. s->fcr = value;
  802. break;
  803. case FTGMAC100_HPTXPD: /* High Priority Transmit Poll Demand */
  804. case FTGMAC100_HPTXR_BADR: /* High Priority Transmit Ring Base Address */
  805. case FTGMAC100_MACSR: /* MAC Status Register (MACSR) */
  806. qemu_log_mask(LOG_UNIMP, "%s: write to unimplemented register 0x%"
  807. HWADDR_PRIx "\n", __func__, addr);
  808. break;
  809. default:
  810. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset 0x%"
  811. HWADDR_PRIx "\n", __func__, addr);
  812. break;
  813. }
  814. ftgmac100_update_irq(s);
  815. }
  816. static int ftgmac100_filter(FTGMAC100State *s, const uint8_t *buf, size_t len)
  817. {
  818. unsigned mcast_idx;
  819. if (s->maccr & FTGMAC100_MACCR_RX_ALL) {
  820. return 1;
  821. }
  822. switch (get_eth_packet_type(PKT_GET_ETH_HDR(buf))) {
  823. case ETH_PKT_BCAST:
  824. if (!(s->maccr & FTGMAC100_MACCR_RX_BROADPKT)) {
  825. return 0;
  826. }
  827. break;
  828. case ETH_PKT_MCAST:
  829. if (!(s->maccr & FTGMAC100_MACCR_RX_MULTIPKT)) {
  830. if (!(s->maccr & FTGMAC100_MACCR_HT_MULTI_EN)) {
  831. return 0;
  832. }
  833. mcast_idx = net_crc32_le(buf, ETH_ALEN);
  834. mcast_idx = (~(mcast_idx >> 2)) & 0x3f;
  835. if (!(s->math[mcast_idx / 32] & (1 << (mcast_idx % 32)))) {
  836. return 0;
  837. }
  838. }
  839. break;
  840. case ETH_PKT_UCAST:
  841. if (memcmp(s->conf.macaddr.a, buf, 6)) {
  842. return 0;
  843. }
  844. break;
  845. }
  846. return 1;
  847. }
  848. static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf,
  849. size_t len)
  850. {
  851. FTGMAC100State *s = FTGMAC100(qemu_get_nic_opaque(nc));
  852. FTGMAC100Desc bd;
  853. uint32_t flags = 0;
  854. uint32_t addr;
  855. uint32_t crc;
  856. uint32_t buf_addr;
  857. uint8_t *crc_ptr;
  858. uint32_t buf_len;
  859. size_t size = len;
  860. uint32_t first = FTGMAC100_RXDES0_FRS;
  861. uint16_t proto = be16_to_cpu(PKT_GET_ETH_HDR(buf)->h_proto);
  862. int max_frame_size = ftgmac100_max_frame_size(s, proto);
  863. if ((s->maccr & (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN))
  864. != (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) {
  865. return -1;
  866. }
  867. /* TODO : Pad to minimum Ethernet frame length */
  868. /* handle small packets. */
  869. if (size < 10) {
  870. qemu_log_mask(LOG_GUEST_ERROR, "%s: dropped frame of %zd bytes\n",
  871. __func__, size);
  872. return size;
  873. }
  874. if (!ftgmac100_filter(s, buf, size)) {
  875. return size;
  876. }
  877. crc = cpu_to_be32(crc32(~0, buf, size));
  878. /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */
  879. size += 4;
  880. crc_ptr = (uint8_t *) &crc;
  881. /* Huge frames are truncated. */
  882. if (size > max_frame_size) {
  883. qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %zd bytes\n",
  884. __func__, size);
  885. size = max_frame_size;
  886. flags |= FTGMAC100_RXDES0_FTL;
  887. }
  888. switch (get_eth_packet_type(PKT_GET_ETH_HDR(buf))) {
  889. case ETH_PKT_BCAST:
  890. flags |= FTGMAC100_RXDES0_BROADCAST;
  891. break;
  892. case ETH_PKT_MCAST:
  893. flags |= FTGMAC100_RXDES0_MULTICAST;
  894. break;
  895. case ETH_PKT_UCAST:
  896. break;
  897. }
  898. s->isr |= FTGMAC100_INT_RPKT_FIFO;
  899. addr = s->rx_descriptor;
  900. while (size > 0) {
  901. if (!ftgmac100_can_receive(nc)) {
  902. qemu_log_mask(LOG_GUEST_ERROR, "%s: Unexpected packet\n", __func__);
  903. return -1;
  904. }
  905. if (ftgmac100_read_bd(&bd, addr) ||
  906. (bd.des0 & FTGMAC100_RXDES0_RXPKT_RDY)) {
  907. /* No descriptors available. Bail out. */
  908. qemu_log_mask(LOG_GUEST_ERROR, "%s: Lost end of frame\n",
  909. __func__);
  910. s->isr |= FTGMAC100_INT_NO_RXBUF;
  911. break;
  912. }
  913. buf_len = (size <= s->rbsr) ? size : s->rbsr;
  914. bd.des0 |= buf_len & 0x3fff;
  915. size -= buf_len;
  916. /* The last 4 bytes are the CRC. */
  917. if (size < 4) {
  918. buf_len += size - 4;
  919. }
  920. buf_addr = bd.des3;
  921. if (first && proto == ETH_P_VLAN && buf_len >= 18) {
  922. bd.des1 = lduw_be_p(buf + 14) | FTGMAC100_RXDES1_VLANTAG_AVAIL;
  923. if (s->maccr & FTGMAC100_MACCR_RM_VLAN) {
  924. dma_memory_write(&address_space_memory, buf_addr, buf, 12,
  925. MEMTXATTRS_UNSPECIFIED);
  926. dma_memory_write(&address_space_memory, buf_addr + 12,
  927. buf + 16, buf_len - 16,
  928. MEMTXATTRS_UNSPECIFIED);
  929. } else {
  930. dma_memory_write(&address_space_memory, buf_addr, buf,
  931. buf_len, MEMTXATTRS_UNSPECIFIED);
  932. }
  933. } else {
  934. bd.des1 = 0;
  935. dma_memory_write(&address_space_memory, buf_addr, buf, buf_len,
  936. MEMTXATTRS_UNSPECIFIED);
  937. }
  938. buf += buf_len;
  939. if (size < 4) {
  940. dma_memory_write(&address_space_memory, buf_addr + buf_len,
  941. crc_ptr, 4 - size, MEMTXATTRS_UNSPECIFIED);
  942. crc_ptr += 4 - size;
  943. }
  944. bd.des0 |= first | FTGMAC100_RXDES0_RXPKT_RDY;
  945. first = 0;
  946. if (size == 0) {
  947. /* Last buffer in frame. */
  948. bd.des0 |= flags | FTGMAC100_RXDES0_LRS;
  949. s->isr |= FTGMAC100_INT_RPKT_BUF;
  950. }
  951. ftgmac100_write_bd(&bd, addr);
  952. if (bd.des0 & s->rxdes0_edorr) {
  953. addr = s->rx_ring;
  954. } else {
  955. addr += FTGMAC100_DBLAC_RXDES_SIZE(s->dblac);
  956. }
  957. }
  958. s->rx_descriptor = addr;
  959. ftgmac100_update_irq(s);
  960. return len;
  961. }
  962. static const MemoryRegionOps ftgmac100_ops = {
  963. .read = ftgmac100_read,
  964. .write = ftgmac100_write,
  965. .valid.min_access_size = 4,
  966. .valid.max_access_size = 4,
  967. .endianness = DEVICE_LITTLE_ENDIAN,
  968. };
  969. static void ftgmac100_cleanup(NetClientState *nc)
  970. {
  971. FTGMAC100State *s = FTGMAC100(qemu_get_nic_opaque(nc));
  972. s->nic = NULL;
  973. }
  974. static NetClientInfo net_ftgmac100_info = {
  975. .type = NET_CLIENT_DRIVER_NIC,
  976. .size = sizeof(NICState),
  977. .can_receive = ftgmac100_can_receive,
  978. .receive = ftgmac100_receive,
  979. .cleanup = ftgmac100_cleanup,
  980. .link_status_changed = ftgmac100_set_link,
  981. };
  982. static void ftgmac100_realize(DeviceState *dev, Error **errp)
  983. {
  984. FTGMAC100State *s = FTGMAC100(dev);
  985. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  986. if (s->aspeed) {
  987. s->txdes0_edotr = FTGMAC100_TXDES0_EDOTR_ASPEED;
  988. s->rxdes0_edorr = FTGMAC100_RXDES0_EDORR_ASPEED;
  989. } else {
  990. s->txdes0_edotr = FTGMAC100_TXDES0_EDOTR;
  991. s->rxdes0_edorr = FTGMAC100_RXDES0_EDORR;
  992. }
  993. memory_region_init_io(&s->iomem, OBJECT(dev), &ftgmac100_ops, s,
  994. TYPE_FTGMAC100, 0x2000);
  995. sysbus_init_mmio(sbd, &s->iomem);
  996. sysbus_init_irq(sbd, &s->irq);
  997. qemu_macaddr_default_if_unset(&s->conf.macaddr);
  998. s->nic = qemu_new_nic(&net_ftgmac100_info, &s->conf,
  999. object_get_typename(OBJECT(dev)), dev->id, s);
  1000. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  1001. }
  1002. static const VMStateDescription vmstate_ftgmac100 = {
  1003. .name = TYPE_FTGMAC100,
  1004. .version_id = 1,
  1005. .minimum_version_id = 1,
  1006. .fields = (VMStateField[]) {
  1007. VMSTATE_UINT32(irq_state, FTGMAC100State),
  1008. VMSTATE_UINT32(isr, FTGMAC100State),
  1009. VMSTATE_UINT32(ier, FTGMAC100State),
  1010. VMSTATE_UINT32(rx_enabled, FTGMAC100State),
  1011. VMSTATE_UINT32(rx_ring, FTGMAC100State),
  1012. VMSTATE_UINT32(rbsr, FTGMAC100State),
  1013. VMSTATE_UINT32(tx_ring, FTGMAC100State),
  1014. VMSTATE_UINT32(rx_descriptor, FTGMAC100State),
  1015. VMSTATE_UINT32(tx_descriptor, FTGMAC100State),
  1016. VMSTATE_UINT32_ARRAY(math, FTGMAC100State, 2),
  1017. VMSTATE_UINT32(itc, FTGMAC100State),
  1018. VMSTATE_UINT32(aptcr, FTGMAC100State),
  1019. VMSTATE_UINT32(dblac, FTGMAC100State),
  1020. VMSTATE_UINT32(revr, FTGMAC100State),
  1021. VMSTATE_UINT32(fear1, FTGMAC100State),
  1022. VMSTATE_UINT32(tpafcr, FTGMAC100State),
  1023. VMSTATE_UINT32(maccr, FTGMAC100State),
  1024. VMSTATE_UINT32(phycr, FTGMAC100State),
  1025. VMSTATE_UINT32(phydata, FTGMAC100State),
  1026. VMSTATE_UINT32(fcr, FTGMAC100State),
  1027. VMSTATE_UINT32(phy_status, FTGMAC100State),
  1028. VMSTATE_UINT32(phy_control, FTGMAC100State),
  1029. VMSTATE_UINT32(phy_advertise, FTGMAC100State),
  1030. VMSTATE_UINT32(phy_int, FTGMAC100State),
  1031. VMSTATE_UINT32(phy_int_mask, FTGMAC100State),
  1032. VMSTATE_UINT32(txdes0_edotr, FTGMAC100State),
  1033. VMSTATE_UINT32(rxdes0_edorr, FTGMAC100State),
  1034. VMSTATE_END_OF_LIST()
  1035. }
  1036. };
  1037. static Property ftgmac100_properties[] = {
  1038. DEFINE_PROP_BOOL("aspeed", FTGMAC100State, aspeed, false),
  1039. DEFINE_NIC_PROPERTIES(FTGMAC100State, conf),
  1040. DEFINE_PROP_END_OF_LIST(),
  1041. };
  1042. static void ftgmac100_class_init(ObjectClass *klass, void *data)
  1043. {
  1044. DeviceClass *dc = DEVICE_CLASS(klass);
  1045. dc->vmsd = &vmstate_ftgmac100;
  1046. dc->reset = ftgmac100_reset;
  1047. device_class_set_props(dc, ftgmac100_properties);
  1048. set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
  1049. dc->realize = ftgmac100_realize;
  1050. dc->desc = "Faraday FTGMAC100 Gigabit Ethernet emulation";
  1051. }
  1052. static const TypeInfo ftgmac100_info = {
  1053. .name = TYPE_FTGMAC100,
  1054. .parent = TYPE_SYS_BUS_DEVICE,
  1055. .instance_size = sizeof(FTGMAC100State),
  1056. .class_init = ftgmac100_class_init,
  1057. };
  1058. /*
  1059. * AST2600 MII controller
  1060. */
  1061. #define ASPEED_MII_PHYCR_FIRE BIT(31)
  1062. #define ASPEED_MII_PHYCR_ST_22 BIT(28)
  1063. #define ASPEED_MII_PHYCR_OP(x) ((x) & (ASPEED_MII_PHYCR_OP_WRITE | \
  1064. ASPEED_MII_PHYCR_OP_READ))
  1065. #define ASPEED_MII_PHYCR_OP_WRITE BIT(26)
  1066. #define ASPEED_MII_PHYCR_OP_READ BIT(27)
  1067. #define ASPEED_MII_PHYCR_DATA(x) (x & 0xffff)
  1068. #define ASPEED_MII_PHYCR_PHY(x) (((x) >> 21) & 0x1f)
  1069. #define ASPEED_MII_PHYCR_REG(x) (((x) >> 16) & 0x1f)
  1070. #define ASPEED_MII_PHYDATA_IDLE BIT(16)
  1071. static void aspeed_mii_transition(AspeedMiiState *s, bool fire)
  1072. {
  1073. if (fire) {
  1074. s->phycr |= ASPEED_MII_PHYCR_FIRE;
  1075. s->phydata &= ~ASPEED_MII_PHYDATA_IDLE;
  1076. } else {
  1077. s->phycr &= ~ASPEED_MII_PHYCR_FIRE;
  1078. s->phydata |= ASPEED_MII_PHYDATA_IDLE;
  1079. }
  1080. }
  1081. static void aspeed_mii_do_phy_ctl(AspeedMiiState *s)
  1082. {
  1083. uint8_t reg;
  1084. uint16_t data;
  1085. if (!(s->phycr & ASPEED_MII_PHYCR_ST_22)) {
  1086. aspeed_mii_transition(s, !ASPEED_MII_PHYCR_FIRE);
  1087. qemu_log_mask(LOG_UNIMP, "%s: unsupported ST code\n", __func__);
  1088. return;
  1089. }
  1090. /* Nothing to do */
  1091. if (!(s->phycr & ASPEED_MII_PHYCR_FIRE)) {
  1092. return;
  1093. }
  1094. reg = ASPEED_MII_PHYCR_REG(s->phycr);
  1095. data = ASPEED_MII_PHYCR_DATA(s->phycr);
  1096. switch (ASPEED_MII_PHYCR_OP(s->phycr)) {
  1097. case ASPEED_MII_PHYCR_OP_WRITE:
  1098. do_phy_write(s->nic, reg, data);
  1099. break;
  1100. case ASPEED_MII_PHYCR_OP_READ:
  1101. s->phydata = (s->phydata & ~0xffff) | do_phy_read(s->nic, reg);
  1102. break;
  1103. default:
  1104. qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid OP code %08x\n",
  1105. __func__, s->phycr);
  1106. }
  1107. aspeed_mii_transition(s, !ASPEED_MII_PHYCR_FIRE);
  1108. }
  1109. static uint64_t aspeed_mii_read(void *opaque, hwaddr addr, unsigned size)
  1110. {
  1111. AspeedMiiState *s = ASPEED_MII(opaque);
  1112. switch (addr) {
  1113. case 0x0:
  1114. return s->phycr;
  1115. case 0x4:
  1116. return s->phydata;
  1117. default:
  1118. g_assert_not_reached();
  1119. }
  1120. }
  1121. static void aspeed_mii_write(void *opaque, hwaddr addr,
  1122. uint64_t value, unsigned size)
  1123. {
  1124. AspeedMiiState *s = ASPEED_MII(opaque);
  1125. switch (addr) {
  1126. case 0x0:
  1127. s->phycr = value & ~(s->phycr & ASPEED_MII_PHYCR_FIRE);
  1128. break;
  1129. case 0x4:
  1130. s->phydata = value & ~(0xffff | ASPEED_MII_PHYDATA_IDLE);
  1131. break;
  1132. default:
  1133. g_assert_not_reached();
  1134. }
  1135. aspeed_mii_transition(s, !!(s->phycr & ASPEED_MII_PHYCR_FIRE));
  1136. aspeed_mii_do_phy_ctl(s);
  1137. }
  1138. static const MemoryRegionOps aspeed_mii_ops = {
  1139. .read = aspeed_mii_read,
  1140. .write = aspeed_mii_write,
  1141. .valid.min_access_size = 4,
  1142. .valid.max_access_size = 4,
  1143. .endianness = DEVICE_LITTLE_ENDIAN,
  1144. };
  1145. static void aspeed_mii_reset(DeviceState *dev)
  1146. {
  1147. AspeedMiiState *s = ASPEED_MII(dev);
  1148. s->phycr = 0;
  1149. s->phydata = 0;
  1150. aspeed_mii_transition(s, !!(s->phycr & ASPEED_MII_PHYCR_FIRE));
  1151. };
  1152. static void aspeed_mii_realize(DeviceState *dev, Error **errp)
  1153. {
  1154. AspeedMiiState *s = ASPEED_MII(dev);
  1155. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  1156. assert(s->nic);
  1157. memory_region_init_io(&s->iomem, OBJECT(dev), &aspeed_mii_ops, s,
  1158. TYPE_ASPEED_MII, 0x8);
  1159. sysbus_init_mmio(sbd, &s->iomem);
  1160. }
  1161. static const VMStateDescription vmstate_aspeed_mii = {
  1162. .name = TYPE_ASPEED_MII,
  1163. .version_id = 1,
  1164. .minimum_version_id = 1,
  1165. .fields = (VMStateField[]) {
  1166. VMSTATE_UINT32(phycr, FTGMAC100State),
  1167. VMSTATE_UINT32(phydata, FTGMAC100State),
  1168. VMSTATE_END_OF_LIST()
  1169. }
  1170. };
  1171. static Property aspeed_mii_properties[] = {
  1172. DEFINE_PROP_LINK("nic", AspeedMiiState, nic, TYPE_FTGMAC100,
  1173. FTGMAC100State *),
  1174. DEFINE_PROP_END_OF_LIST(),
  1175. };
  1176. static void aspeed_mii_class_init(ObjectClass *klass, void *data)
  1177. {
  1178. DeviceClass *dc = DEVICE_CLASS(klass);
  1179. dc->vmsd = &vmstate_aspeed_mii;
  1180. dc->reset = aspeed_mii_reset;
  1181. dc->realize = aspeed_mii_realize;
  1182. dc->desc = "Aspeed MII controller";
  1183. device_class_set_props(dc, aspeed_mii_properties);
  1184. }
  1185. static const TypeInfo aspeed_mii_info = {
  1186. .name = TYPE_ASPEED_MII,
  1187. .parent = TYPE_SYS_BUS_DEVICE,
  1188. .instance_size = sizeof(AspeedMiiState),
  1189. .class_init = aspeed_mii_class_init,
  1190. };
  1191. static void ftgmac100_register_types(void)
  1192. {
  1193. type_register_static(&ftgmac100_info);
  1194. type_register_static(&aspeed_mii_info);
  1195. }
  1196. type_init(ftgmac100_register_types)