mst_fpga.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * PXA270-based Intel Mainstone platforms.
  3. * FPGA driver
  4. *
  5. * Copyright (c) 2007 by Armin Kuster <akuster@kama-aina.net> or
  6. * <akuster@mvista.com>
  7. *
  8. * This code is licensed under the GNU GPL v2.
  9. *
  10. * Contributions after 2012-01-13 are licensed under the terms of the
  11. * GNU GPL, version 2 or (at your option) any later version.
  12. */
  13. #include "qemu/osdep.h"
  14. #include "hw/irq.h"
  15. #include "hw/sysbus.h"
  16. #include "migration/vmstate.h"
  17. #include "qemu/module.h"
  18. #include "qom/object.h"
  19. /* Mainstone FPGA for extern irqs */
  20. #define FPGA_GPIO_PIN 0
  21. #define MST_NUM_IRQS 16
  22. #define MST_LEDDAT1 0x10
  23. #define MST_LEDDAT2 0x14
  24. #define MST_LEDCTRL 0x40
  25. #define MST_GPSWR 0x60
  26. #define MST_MSCWR1 0x80
  27. #define MST_MSCWR2 0x84
  28. #define MST_MSCWR3 0x88
  29. #define MST_MSCRD 0x90
  30. #define MST_INTMSKENA 0xc0
  31. #define MST_INTSETCLR 0xd0
  32. #define MST_PCMCIA0 0xe0
  33. #define MST_PCMCIA1 0xe4
  34. #define MST_PCMCIAx_READY (1 << 10)
  35. #define MST_PCMCIAx_nCD (1 << 5)
  36. #define MST_PCMCIA_CD0_IRQ 9
  37. #define MST_PCMCIA_CD1_IRQ 13
  38. #define TYPE_MAINSTONE_FPGA "mainstone-fpga"
  39. OBJECT_DECLARE_SIMPLE_TYPE(mst_irq_state, MAINSTONE_FPGA)
  40. struct mst_irq_state {
  41. SysBusDevice parent_obj;
  42. MemoryRegion iomem;
  43. qemu_irq parent;
  44. uint32_t prev_level;
  45. uint32_t leddat1;
  46. uint32_t leddat2;
  47. uint32_t ledctrl;
  48. uint32_t gpswr;
  49. uint32_t mscwr1;
  50. uint32_t mscwr2;
  51. uint32_t mscwr3;
  52. uint32_t mscrd;
  53. uint32_t intmskena;
  54. uint32_t intsetclr;
  55. uint32_t pcmcia0;
  56. uint32_t pcmcia1;
  57. };
  58. static void
  59. mst_fpga_set_irq(void *opaque, int irq, int level)
  60. {
  61. mst_irq_state *s = (mst_irq_state *)opaque;
  62. uint32_t oldint = s->intsetclr & s->intmskena;
  63. if (level)
  64. s->prev_level |= 1u << irq;
  65. else
  66. s->prev_level &= ~(1u << irq);
  67. switch(irq) {
  68. case MST_PCMCIA_CD0_IRQ:
  69. if (level)
  70. s->pcmcia0 &= ~MST_PCMCIAx_nCD;
  71. else
  72. s->pcmcia0 |= MST_PCMCIAx_nCD;
  73. break;
  74. case MST_PCMCIA_CD1_IRQ:
  75. if (level)
  76. s->pcmcia1 &= ~MST_PCMCIAx_nCD;
  77. else
  78. s->pcmcia1 |= MST_PCMCIAx_nCD;
  79. break;
  80. }
  81. if ((s->intmskena & (1u << irq)) && level)
  82. s->intsetclr |= 1u << irq;
  83. if (oldint != (s->intsetclr & s->intmskena))
  84. qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
  85. }
  86. static uint64_t
  87. mst_fpga_readb(void *opaque, hwaddr addr, unsigned size)
  88. {
  89. mst_irq_state *s = (mst_irq_state *) opaque;
  90. switch (addr) {
  91. case MST_LEDDAT1:
  92. return s->leddat1;
  93. case MST_LEDDAT2:
  94. return s->leddat2;
  95. case MST_LEDCTRL:
  96. return s->ledctrl;
  97. case MST_GPSWR:
  98. return s->gpswr;
  99. case MST_MSCWR1:
  100. return s->mscwr1;
  101. case MST_MSCWR2:
  102. return s->mscwr2;
  103. case MST_MSCWR3:
  104. return s->mscwr3;
  105. case MST_MSCRD:
  106. return s->mscrd;
  107. case MST_INTMSKENA:
  108. return s->intmskena;
  109. case MST_INTSETCLR:
  110. return s->intsetclr;
  111. case MST_PCMCIA0:
  112. return s->pcmcia0;
  113. case MST_PCMCIA1:
  114. return s->pcmcia1;
  115. default:
  116. printf("Mainstone - mst_fpga_readb: Bad register offset "
  117. "0x" HWADDR_FMT_plx "\n", addr);
  118. }
  119. return 0;
  120. }
  121. static void
  122. mst_fpga_writeb(void *opaque, hwaddr addr, uint64_t value,
  123. unsigned size)
  124. {
  125. mst_irq_state *s = (mst_irq_state *) opaque;
  126. value &= 0xffffffff;
  127. switch (addr) {
  128. case MST_LEDDAT1:
  129. s->leddat1 = value;
  130. break;
  131. case MST_LEDDAT2:
  132. s->leddat2 = value;
  133. break;
  134. case MST_LEDCTRL:
  135. s->ledctrl = value;
  136. break;
  137. case MST_GPSWR:
  138. s->gpswr = value;
  139. break;
  140. case MST_MSCWR1:
  141. s->mscwr1 = value;
  142. break;
  143. case MST_MSCWR2:
  144. s->mscwr2 = value;
  145. break;
  146. case MST_MSCWR3:
  147. s->mscwr3 = value;
  148. break;
  149. case MST_MSCRD:
  150. s->mscrd = value;
  151. break;
  152. case MST_INTMSKENA: /* Mask interrupt */
  153. s->intmskena = (value & 0xFEEFF);
  154. qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
  155. break;
  156. case MST_INTSETCLR: /* clear or set interrupt */
  157. s->intsetclr = (value & 0xFEEFF);
  158. qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
  159. break;
  160. /* For PCMCIAx allow the to change only power and reset */
  161. case MST_PCMCIA0:
  162. s->pcmcia0 = (value & 0x1f) | (s->pcmcia0 & ~0x1f);
  163. break;
  164. case MST_PCMCIA1:
  165. s->pcmcia1 = (value & 0x1f) | (s->pcmcia1 & ~0x1f);
  166. break;
  167. default:
  168. printf("Mainstone - mst_fpga_writeb: Bad register offset "
  169. "0x" HWADDR_FMT_plx "\n", addr);
  170. }
  171. }
  172. static const MemoryRegionOps mst_fpga_ops = {
  173. .read = mst_fpga_readb,
  174. .write = mst_fpga_writeb,
  175. .endianness = DEVICE_NATIVE_ENDIAN,
  176. };
  177. static int mst_fpga_post_load(void *opaque, int version_id)
  178. {
  179. mst_irq_state *s = (mst_irq_state *) opaque;
  180. qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
  181. return 0;
  182. }
  183. static void mst_fpga_init(Object *obj)
  184. {
  185. DeviceState *dev = DEVICE(obj);
  186. mst_irq_state *s = MAINSTONE_FPGA(obj);
  187. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  188. s->pcmcia0 = MST_PCMCIAx_READY | MST_PCMCIAx_nCD;
  189. s->pcmcia1 = MST_PCMCIAx_READY | MST_PCMCIAx_nCD;
  190. sysbus_init_irq(sbd, &s->parent);
  191. /* alloc the external 16 irqs */
  192. qdev_init_gpio_in(dev, mst_fpga_set_irq, MST_NUM_IRQS);
  193. memory_region_init_io(&s->iomem, obj, &mst_fpga_ops, s,
  194. "fpga", 0x00100000);
  195. sysbus_init_mmio(sbd, &s->iomem);
  196. }
  197. static const VMStateDescription vmstate_mst_fpga_regs = {
  198. .name = "mainstone_fpga",
  199. .version_id = 0,
  200. .minimum_version_id = 0,
  201. .post_load = mst_fpga_post_load,
  202. .fields = (VMStateField[]) {
  203. VMSTATE_UINT32(prev_level, mst_irq_state),
  204. VMSTATE_UINT32(leddat1, mst_irq_state),
  205. VMSTATE_UINT32(leddat2, mst_irq_state),
  206. VMSTATE_UINT32(ledctrl, mst_irq_state),
  207. VMSTATE_UINT32(gpswr, mst_irq_state),
  208. VMSTATE_UINT32(mscwr1, mst_irq_state),
  209. VMSTATE_UINT32(mscwr2, mst_irq_state),
  210. VMSTATE_UINT32(mscwr3, mst_irq_state),
  211. VMSTATE_UINT32(mscrd, mst_irq_state),
  212. VMSTATE_UINT32(intmskena, mst_irq_state),
  213. VMSTATE_UINT32(intsetclr, mst_irq_state),
  214. VMSTATE_UINT32(pcmcia0, mst_irq_state),
  215. VMSTATE_UINT32(pcmcia1, mst_irq_state),
  216. VMSTATE_END_OF_LIST(),
  217. },
  218. };
  219. static void mst_fpga_class_init(ObjectClass *klass, void *data)
  220. {
  221. DeviceClass *dc = DEVICE_CLASS(klass);
  222. dc->desc = "Mainstone II FPGA";
  223. dc->vmsd = &vmstate_mst_fpga_regs;
  224. }
  225. static const TypeInfo mst_fpga_info = {
  226. .name = TYPE_MAINSTONE_FPGA,
  227. .parent = TYPE_SYS_BUS_DEVICE,
  228. .instance_size = sizeof(mst_irq_state),
  229. .instance_init = mst_fpga_init,
  230. .class_init = mst_fpga_class_init,
  231. };
  232. static void mst_fpga_register_types(void)
  233. {
  234. type_register_static(&mst_fpga_info);
  235. }
  236. type_init(mst_fpga_register_types)