2
0

bootloader.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * Utility for QEMU MIPS to generate it's simple bootloader
  3. *
  4. * Instructions used here are carefully selected to keep compatibility with
  5. * MIPS Release 6.
  6. *
  7. * Copyright (C) 2020 Jiaxun Yang <jiaxun.yang@flygoat.com>
  8. *
  9. * SPDX-License-Identifier: GPL-2.0-or-later
  10. */
  11. #include "qemu/osdep.h"
  12. #include "qemu/bitops.h"
  13. #include "cpu.h"
  14. #include "hw/mips/bootloader.h"
  15. typedef enum bl_reg {
  16. BL_REG_ZERO = 0,
  17. BL_REG_AT = 1,
  18. BL_REG_V0 = 2,
  19. BL_REG_V1 = 3,
  20. BL_REG_A0 = 4,
  21. BL_REG_A1 = 5,
  22. BL_REG_A2 = 6,
  23. BL_REG_A3 = 7,
  24. BL_REG_T0 = 8,
  25. BL_REG_T1 = 9,
  26. BL_REG_T2 = 10,
  27. BL_REG_T3 = 11,
  28. BL_REG_T4 = 12,
  29. BL_REG_T5 = 13,
  30. BL_REG_T6 = 14,
  31. BL_REG_T7 = 15,
  32. BL_REG_S0 = 16,
  33. BL_REG_S1 = 17,
  34. BL_REG_S2 = 18,
  35. BL_REG_S3 = 19,
  36. BL_REG_S4 = 20,
  37. BL_REG_S5 = 21,
  38. BL_REG_S6 = 22,
  39. BL_REG_S7 = 23,
  40. BL_REG_T8 = 24,
  41. BL_REG_T9 = 25,
  42. BL_REG_K0 = 26,
  43. BL_REG_K1 = 27,
  44. BL_REG_GP = 28,
  45. BL_REG_SP = 29,
  46. BL_REG_FP = 30,
  47. BL_REG_RA = 31,
  48. } bl_reg;
  49. static bool bootcpu_supports_isa(uint64_t isa_mask)
  50. {
  51. return cpu_supports_isa(&MIPS_CPU(first_cpu)->env, isa_mask);
  52. }
  53. static void st_nm32_p(void **ptr, uint32_t insn)
  54. {
  55. uint16_t *p = *ptr;
  56. stw_p(p, insn >> 16);
  57. p++;
  58. stw_p(p, insn >> 0);
  59. p++;
  60. *ptr = p;
  61. }
  62. /* Base types */
  63. static void bl_gen_nop(void **ptr)
  64. {
  65. if (bootcpu_supports_isa(ISA_NANOMIPS32)) {
  66. st_nm32_p(ptr, 0x8000c000);
  67. } else {
  68. uint32_t *p = *ptr;
  69. stl_p(p, 0);
  70. p++;
  71. *ptr = p;
  72. }
  73. }
  74. static void bl_gen_r_type(void **ptr, uint8_t opcode,
  75. bl_reg rs, bl_reg rt, bl_reg rd,
  76. uint8_t shift, uint8_t funct)
  77. {
  78. uint32_t *p = *ptr;
  79. uint32_t insn = 0;
  80. insn = deposit32(insn, 26, 6, opcode);
  81. insn = deposit32(insn, 21, 5, rs);
  82. insn = deposit32(insn, 16, 5, rt);
  83. insn = deposit32(insn, 11, 5, rd);
  84. insn = deposit32(insn, 6, 5, shift);
  85. insn = deposit32(insn, 0, 6, funct);
  86. stl_p(p, insn);
  87. p++;
  88. *ptr = p;
  89. }
  90. static void bl_gen_i_type(void **ptr, uint8_t opcode,
  91. bl_reg rs, bl_reg rt, uint16_t imm)
  92. {
  93. uint32_t *p = *ptr;
  94. uint32_t insn = 0;
  95. insn = deposit32(insn, 26, 6, opcode);
  96. insn = deposit32(insn, 21, 5, rs);
  97. insn = deposit32(insn, 16, 5, rt);
  98. insn = deposit32(insn, 0, 16, imm);
  99. stl_p(p, insn);
  100. p++;
  101. *ptr = p;
  102. }
  103. /* Single instructions */
  104. static void bl_gen_dsll(void **p, bl_reg rd, bl_reg rt, uint8_t sa)
  105. {
  106. if (bootcpu_supports_isa(ISA_MIPS3)) {
  107. bl_gen_r_type(p, 0, 0, rt, rd, sa, 0x38);
  108. } else {
  109. g_assert_not_reached(); /* unsupported */
  110. }
  111. }
  112. static void bl_gen_jalr(void **p, bl_reg rs)
  113. {
  114. if (bootcpu_supports_isa(ISA_NANOMIPS32)) {
  115. uint32_t insn = 0;
  116. insn = deposit32(insn, 26, 6, 0b010010); /* JALRC */
  117. insn = deposit32(insn, 21, 5, BL_REG_RA);
  118. insn = deposit32(insn, 16, 5, rs);
  119. st_nm32_p(p, insn);
  120. } else {
  121. bl_gen_r_type(p, 0, rs, 0, BL_REG_RA, 0, 0x09);
  122. }
  123. }
  124. static void bl_gen_lui_nm(void **ptr, bl_reg rt, uint32_t imm20)
  125. {
  126. uint32_t insn = 0;
  127. assert(extract32(imm20, 0, 20) == imm20);
  128. insn = deposit32(insn, 26, 6, 0b111000);
  129. insn = deposit32(insn, 21, 5, rt);
  130. insn = deposit32(insn, 12, 9, extract32(imm20, 0, 9));
  131. insn = deposit32(insn, 2, 10, extract32(imm20, 9, 10));
  132. insn = deposit32(insn, 0, 1, sextract32(imm20, 19, 1));
  133. st_nm32_p(ptr, insn);
  134. }
  135. static void bl_gen_lui(void **p, bl_reg rt, uint16_t imm)
  136. {
  137. /* R6: It's a alias of AUI with RS = 0 */
  138. bl_gen_i_type(p, 0x0f, 0, rt, imm);
  139. }
  140. static void bl_gen_ori_nm(void **ptr, bl_reg rt, bl_reg rs, uint16_t imm12)
  141. {
  142. uint32_t insn = 0;
  143. assert(extract32(imm12, 0, 12) == imm12);
  144. insn = deposit32(insn, 26, 6, 0b100000);
  145. insn = deposit32(insn, 21, 5, rt);
  146. insn = deposit32(insn, 16, 5, rs);
  147. insn = deposit32(insn, 0, 12, imm12);
  148. st_nm32_p(ptr, insn);
  149. }
  150. static void bl_gen_ori(void **p, bl_reg rt, bl_reg rs, uint16_t imm)
  151. {
  152. bl_gen_i_type(p, 0x0d, rs, rt, imm);
  153. }
  154. static void bl_gen_sw_nm(void **ptr, bl_reg rt, uint8_t rs, uint16_t ofs12)
  155. {
  156. uint32_t insn = 0;
  157. assert(extract32(ofs12, 0, 12) == ofs12);
  158. insn = deposit32(insn, 26, 6, 0b100001);
  159. insn = deposit32(insn, 21, 5, rt);
  160. insn = deposit32(insn, 16, 5, rs);
  161. insn = deposit32(insn, 12, 4, 0b1001);
  162. insn = deposit32(insn, 0, 12, ofs12);
  163. st_nm32_p(ptr, insn);
  164. }
  165. static void bl_gen_sw(void **p, bl_reg rt, uint8_t base, uint16_t offset)
  166. {
  167. if (bootcpu_supports_isa(ISA_NANOMIPS32)) {
  168. bl_gen_sw_nm(p, rt, base, offset);
  169. } else {
  170. bl_gen_i_type(p, 0x2b, base, rt, offset);
  171. }
  172. }
  173. static void bl_gen_sd(void **p, bl_reg rt, uint8_t base, uint16_t offset)
  174. {
  175. if (bootcpu_supports_isa(ISA_MIPS3)) {
  176. bl_gen_i_type(p, 0x3f, base, rt, offset);
  177. } else {
  178. g_assert_not_reached(); /* unsupported */
  179. }
  180. }
  181. /* Pseudo instructions */
  182. static void bl_gen_li(void **p, bl_reg rt, uint32_t imm)
  183. {
  184. if (bootcpu_supports_isa(ISA_NANOMIPS32)) {
  185. bl_gen_lui_nm(p, rt, extract32(imm, 12, 20));
  186. bl_gen_ori_nm(p, rt, rt, extract32(imm, 0, 12));
  187. } else {
  188. bl_gen_lui(p, rt, extract32(imm, 16, 16));
  189. bl_gen_ori(p, rt, rt, extract32(imm, 0, 16));
  190. }
  191. }
  192. static void bl_gen_dli(void **p, bl_reg rt, uint64_t imm)
  193. {
  194. bl_gen_li(p, rt, extract64(imm, 32, 32));
  195. bl_gen_dsll(p, rt, rt, 16);
  196. bl_gen_ori(p, rt, rt, extract64(imm, 16, 16));
  197. bl_gen_dsll(p, rt, rt, 16);
  198. bl_gen_ori(p, rt, rt, extract64(imm, 0, 16));
  199. }
  200. static void bl_gen_load_ulong(void **p, bl_reg rt, target_ulong imm)
  201. {
  202. if (bootcpu_supports_isa(ISA_MIPS3)) {
  203. bl_gen_dli(p, rt, imm); /* 64bit */
  204. } else {
  205. bl_gen_li(p, rt, imm); /* 32bit */
  206. }
  207. }
  208. /* Helpers */
  209. void bl_gen_jump_to(void **p, target_ulong jump_addr)
  210. {
  211. bl_gen_load_ulong(p, BL_REG_T9, jump_addr);
  212. bl_gen_jalr(p, BL_REG_T9);
  213. bl_gen_nop(p); /* delay slot */
  214. }
  215. void bl_gen_jump_kernel(void **p,
  216. bool set_sp, target_ulong sp,
  217. bool set_a0, target_ulong a0,
  218. bool set_a1, target_ulong a1,
  219. bool set_a2, target_ulong a2,
  220. bool set_a3, target_ulong a3,
  221. target_ulong kernel_addr)
  222. {
  223. if (set_sp) {
  224. bl_gen_load_ulong(p, BL_REG_SP, sp);
  225. }
  226. if (set_a0) {
  227. bl_gen_load_ulong(p, BL_REG_A0, a0);
  228. }
  229. if (set_a1) {
  230. bl_gen_load_ulong(p, BL_REG_A1, a1);
  231. }
  232. if (set_a2) {
  233. bl_gen_load_ulong(p, BL_REG_A2, a2);
  234. }
  235. if (set_a3) {
  236. bl_gen_load_ulong(p, BL_REG_A3, a3);
  237. }
  238. bl_gen_jump_to(p, kernel_addr);
  239. }
  240. void bl_gen_write_ulong(void **p, target_ulong addr, target_ulong val)
  241. {
  242. bl_gen_load_ulong(p, BL_REG_K0, val);
  243. bl_gen_load_ulong(p, BL_REG_K1, addr);
  244. if (bootcpu_supports_isa(ISA_MIPS3)) {
  245. bl_gen_sd(p, BL_REG_K0, BL_REG_K1, 0x0);
  246. } else {
  247. bl_gen_sw(p, BL_REG_K0, BL_REG_K1, 0x0);
  248. }
  249. }
  250. void bl_gen_write_u32(void **p, target_ulong addr, uint32_t val)
  251. {
  252. bl_gen_li(p, BL_REG_K0, val);
  253. bl_gen_load_ulong(p, BL_REG_K1, addr);
  254. bl_gen_sw(p, BL_REG_K0, BL_REG_K1, 0x0);
  255. }
  256. void bl_gen_write_u64(void **p, target_ulong addr, uint64_t val)
  257. {
  258. bl_gen_dli(p, BL_REG_K0, val);
  259. bl_gen_load_ulong(p, BL_REG_K1, addr);
  260. bl_gen_sd(p, BL_REG_K0, BL_REG_K1, 0x0);
  261. }