2
0

ioapic_common.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. /*
  2. * IOAPIC emulation logic - common bits of emulated and KVM kernel model
  3. *
  4. * Copyright (c) 2004-2005 Fabrice Bellard
  5. * Copyright (c) 2009 Xiantao Zhang, Intel
  6. * Copyright (c) 2011 Jan Kiszka, Siemens AG
  7. *
  8. * This library is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU Lesser General Public
  10. * License as published by the Free Software Foundation; either
  11. * version 2.1 of the License, or (at your option) any later version.
  12. *
  13. * This library is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * Lesser General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU Lesser General Public
  19. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include "qemu/osdep.h"
  22. #include "qapi/error.h"
  23. #include "qemu/module.h"
  24. #include "migration/vmstate.h"
  25. #include "monitor/monitor.h"
  26. #include "hw/intc/intc.h"
  27. #include "hw/intc/ioapic.h"
  28. #include "hw/intc/ioapic_internal.h"
  29. #include "hw/sysbus.h"
  30. /* ioapic_no count start from 0 to MAX_IOAPICS,
  31. * remove as static variable from ioapic_common_init.
  32. * now as a global variable, let child to increase the counter
  33. * then we can drop the 'instance_no' argument
  34. * and convert to our QOM's realize function
  35. */
  36. int ioapic_no;
  37. void ioapic_stat_update_irq(IOAPICCommonState *s, int irq, int level)
  38. {
  39. if (level != s->irq_level[irq]) {
  40. s->irq_level[irq] = level;
  41. if (level == 1) {
  42. s->irq_count[irq]++;
  43. }
  44. }
  45. }
  46. static bool ioapic_get_statistics(InterruptStatsProvider *obj,
  47. uint64_t **irq_counts,
  48. unsigned int *nb_irqs)
  49. {
  50. IOAPICCommonState *s = IOAPIC_COMMON(obj);
  51. *irq_counts = s->irq_count;
  52. *nb_irqs = IOAPIC_NUM_PINS;
  53. return true;
  54. }
  55. static void ioapic_irr_dump(Monitor *mon, const char *name, uint32_t bitmap)
  56. {
  57. int i;
  58. monitor_printf(mon, "%-10s ", name);
  59. if (bitmap == 0) {
  60. monitor_printf(mon, "(none)\n");
  61. return;
  62. }
  63. for (i = 0; i < IOAPIC_NUM_PINS; i++) {
  64. if (bitmap & (1 << i)) {
  65. monitor_printf(mon, "%-2u ", i);
  66. }
  67. }
  68. monitor_printf(mon, "\n");
  69. }
  70. static void ioapic_print_redtbl(Monitor *mon, IOAPICCommonState *s)
  71. {
  72. static const char *delm_str[] = {
  73. "fixed", "lowest", "SMI", "...", "NMI", "INIT", "...", "extINT"};
  74. uint32_t remote_irr = 0;
  75. int i;
  76. monitor_printf(mon, "ioapic0: ver=0x%x id=0x%02x sel=0x%02x",
  77. s->version, s->id, s->ioregsel);
  78. if (s->ioregsel) {
  79. monitor_printf(mon, " (redir[%u])\n",
  80. (s->ioregsel - IOAPIC_REG_REDTBL_BASE) >> 1);
  81. } else {
  82. monitor_printf(mon, "\n");
  83. }
  84. for (i = 0; i < IOAPIC_NUM_PINS; i++) {
  85. uint64_t entry = s->ioredtbl[i];
  86. uint32_t delm = (uint32_t)((entry & IOAPIC_LVT_DELIV_MODE) >>
  87. IOAPIC_LVT_DELIV_MODE_SHIFT);
  88. monitor_printf(mon, " pin %-2u 0x%016"PRIx64" dest=%"PRIx64
  89. " vec=%-3"PRIu64" %s %-5s %-6s %-6s %s\n",
  90. i, entry,
  91. (entry >> IOAPIC_LVT_DEST_SHIFT) &
  92. (entry & IOAPIC_LVT_DEST_MODE ? 0xff : 0xf),
  93. entry & IOAPIC_VECTOR_MASK,
  94. entry & IOAPIC_LVT_POLARITY ? "active-lo" : "active-hi",
  95. entry & IOAPIC_LVT_TRIGGER_MODE ? "level" : "edge",
  96. entry & IOAPIC_LVT_MASKED ? "masked" : "",
  97. delm_str[delm],
  98. entry & IOAPIC_LVT_DEST_MODE ? "logical" : "physical");
  99. remote_irr |= entry & IOAPIC_LVT_TRIGGER_MODE ?
  100. (entry & IOAPIC_LVT_REMOTE_IRR ? (1 << i) : 0) : 0;
  101. }
  102. ioapic_irr_dump(mon, " IRR", s->irr);
  103. ioapic_irr_dump(mon, " Remote IRR", remote_irr);
  104. }
  105. void ioapic_reset_common(DeviceState *dev)
  106. {
  107. IOAPICCommonState *s = IOAPIC_COMMON(dev);
  108. int i;
  109. s->id = 0;
  110. s->ioregsel = 0;
  111. s->irr = 0;
  112. for (i = 0; i < IOAPIC_NUM_PINS; i++) {
  113. s->ioredtbl[i] = 1 << IOAPIC_LVT_MASKED_SHIFT;
  114. }
  115. }
  116. static int ioapic_dispatch_pre_save(void *opaque)
  117. {
  118. IOAPICCommonState *s = IOAPIC_COMMON(opaque);
  119. IOAPICCommonClass *info = IOAPIC_COMMON_GET_CLASS(s);
  120. if (info->pre_save) {
  121. info->pre_save(s);
  122. }
  123. return 0;
  124. }
  125. static int ioapic_dispatch_post_load(void *opaque, int version_id)
  126. {
  127. IOAPICCommonState *s = IOAPIC_COMMON(opaque);
  128. IOAPICCommonClass *info = IOAPIC_COMMON_GET_CLASS(s);
  129. if (info->post_load) {
  130. info->post_load(s);
  131. }
  132. return 0;
  133. }
  134. static void ioapic_common_realize(DeviceState *dev, Error **errp)
  135. {
  136. IOAPICCommonState *s = IOAPIC_COMMON(dev);
  137. IOAPICCommonClass *info;
  138. if (ioapic_no >= MAX_IOAPICS) {
  139. error_setg(errp, "Only %d ioapics allowed", MAX_IOAPICS);
  140. return;
  141. }
  142. info = IOAPIC_COMMON_GET_CLASS(s);
  143. info->realize(dev, errp);
  144. sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->io_memory);
  145. ioapic_no++;
  146. }
  147. static void ioapic_print_info(InterruptStatsProvider *obj,
  148. Monitor *mon)
  149. {
  150. IOAPICCommonState *s = IOAPIC_COMMON(obj);
  151. ioapic_dispatch_pre_save(s);
  152. ioapic_print_redtbl(mon, s);
  153. }
  154. static const VMStateDescription vmstate_ioapic_common = {
  155. .name = "ioapic",
  156. .version_id = 3,
  157. .minimum_version_id = 1,
  158. .pre_save = ioapic_dispatch_pre_save,
  159. .post_load = ioapic_dispatch_post_load,
  160. .fields = (VMStateField[]) {
  161. VMSTATE_UINT8(id, IOAPICCommonState),
  162. VMSTATE_UINT8(ioregsel, IOAPICCommonState),
  163. VMSTATE_UNUSED_V(2, 8), /* to account for qemu-kvm's v2 format */
  164. VMSTATE_UINT32_V(irr, IOAPICCommonState, 2),
  165. VMSTATE_UINT64_ARRAY(ioredtbl, IOAPICCommonState, IOAPIC_NUM_PINS),
  166. VMSTATE_END_OF_LIST()
  167. }
  168. };
  169. static void ioapic_common_class_init(ObjectClass *klass, void *data)
  170. {
  171. DeviceClass *dc = DEVICE_CLASS(klass);
  172. InterruptStatsProviderClass *ic = INTERRUPT_STATS_PROVIDER_CLASS(klass);
  173. dc->realize = ioapic_common_realize;
  174. dc->vmsd = &vmstate_ioapic_common;
  175. ic->print_info = ioapic_print_info;
  176. ic->get_statistics = ioapic_get_statistics;
  177. }
  178. static const TypeInfo ioapic_common_type = {
  179. .name = TYPE_IOAPIC_COMMON,
  180. .parent = TYPE_SYS_BUS_DEVICE,
  181. .instance_size = sizeof(IOAPICCommonState),
  182. .class_size = sizeof(IOAPICCommonClass),
  183. .class_init = ioapic_common_class_init,
  184. .abstract = true,
  185. .interfaces = (InterfaceInfo[]) {
  186. { TYPE_INTERRUPT_STATS_PROVIDER },
  187. { }
  188. },
  189. };
  190. static void ioapic_common_register_types(void)
  191. {
  192. type_register_static(&ioapic_common_type);
  193. }
  194. type_init(ioapic_common_register_types)