ac97.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364
  1. /*
  2. * Copyright (C) 2006 InnoTek Systemberatung GmbH
  3. *
  4. * This file is part of VirtualBox Open Source Edition (OSE), as
  5. * available from http://www.virtualbox.org. This file is free software;
  6. * you can redistribute it and/or modify it under the terms of the GNU
  7. * General Public License as published by the Free Software Foundation,
  8. * in version 2 as it comes in the "COPYING" file of the VirtualBox OSE
  9. * distribution. VirtualBox OSE is distributed in the hope that it will
  10. * be useful, but WITHOUT ANY WARRANTY of any kind.
  11. *
  12. * If you received this file as part of a commercial VirtualBox
  13. * distribution, then only the terms of your commercial VirtualBox
  14. * license agreement apply instead of the previous paragraph.
  15. *
  16. * Contributions after 2012-01-13 are licensed under the terms of the
  17. * GNU GPL, version 2 or (at your option) any later version.
  18. */
  19. #include "qemu/osdep.h"
  20. #include "hw/audio/soundhw.h"
  21. #include "audio/audio.h"
  22. #include "hw/pci/pci_device.h"
  23. #include "hw/qdev-properties.h"
  24. #include "migration/vmstate.h"
  25. #include "qemu/module.h"
  26. #include "sysemu/dma.h"
  27. #include "qom/object.h"
  28. #include "ac97.h"
  29. #define SOFT_VOLUME
  30. #define SR_FIFOE 16 /* rwc */
  31. #define SR_BCIS 8 /* rwc */
  32. #define SR_LVBCI 4 /* rwc */
  33. #define SR_CELV 2 /* ro */
  34. #define SR_DCH 1 /* ro */
  35. #define SR_VALID_MASK ((1 << 5) - 1)
  36. #define SR_WCLEAR_MASK (SR_FIFOE | SR_BCIS | SR_LVBCI)
  37. #define SR_RO_MASK (SR_DCH | SR_CELV)
  38. #define SR_INT_MASK (SR_FIFOE | SR_BCIS | SR_LVBCI)
  39. #define CR_IOCE 16 /* rw */
  40. #define CR_FEIE 8 /* rw */
  41. #define CR_LVBIE 4 /* rw */
  42. #define CR_RR 2 /* rw */
  43. #define CR_RPBM 1 /* rw */
  44. #define CR_VALID_MASK ((1 << 5) - 1)
  45. #define CR_DONT_CLEAR_MASK (CR_IOCE | CR_FEIE | CR_LVBIE)
  46. #define GC_WR 4 /* rw */
  47. #define GC_CR 2 /* rw */
  48. #define GC_VALID_MASK ((1 << 6) - 1)
  49. #define GS_MD3 (1 << 17) /* rw */
  50. #define GS_AD3 (1 << 16) /* rw */
  51. #define GS_RCS (1 << 15) /* rwc */
  52. #define GS_B3S12 (1 << 14) /* ro */
  53. #define GS_B2S12 (1 << 13) /* ro */
  54. #define GS_B1S12 (1 << 12) /* ro */
  55. #define GS_S1R1 (1 << 11) /* rwc */
  56. #define GS_S0R1 (1 << 10) /* rwc */
  57. #define GS_S1CR (1 << 9) /* ro */
  58. #define GS_S0CR (1 << 8) /* ro */
  59. #define GS_MINT (1 << 7) /* ro */
  60. #define GS_POINT (1 << 6) /* ro */
  61. #define GS_PIINT (1 << 5) /* ro */
  62. #define GS_RSRVD ((1 << 4) | (1 << 3))
  63. #define GS_MOINT (1 << 2) /* ro */
  64. #define GS_MIINT (1 << 1) /* ro */
  65. #define GS_GSCI 1 /* rwc */
  66. #define GS_RO_MASK (GS_B3S12 | \
  67. GS_B2S12 | \
  68. GS_B1S12 | \
  69. GS_S1CR | \
  70. GS_S0CR | \
  71. GS_MINT | \
  72. GS_POINT | \
  73. GS_PIINT | \
  74. GS_RSRVD | \
  75. GS_MOINT | \
  76. GS_MIINT)
  77. #define GS_VALID_MASK ((1 << 18) - 1)
  78. #define GS_WCLEAR_MASK (GS_RCS | GS_S1R1 | GS_S0R1 | GS_GSCI)
  79. #define BD_IOC (1 << 31)
  80. #define BD_BUP (1 << 30)
  81. #define TYPE_AC97 "AC97"
  82. OBJECT_DECLARE_SIMPLE_TYPE(AC97LinkState, AC97)
  83. #define REC_MASK 7
  84. enum {
  85. REC_MIC = 0,
  86. REC_CD,
  87. REC_VIDEO,
  88. REC_AUX,
  89. REC_LINE_IN,
  90. REC_STEREO_MIX,
  91. REC_MONO_MIX,
  92. REC_PHONE
  93. };
  94. typedef struct BD {
  95. uint32_t addr;
  96. uint32_t ctl_len;
  97. } BD;
  98. typedef struct AC97BusMasterRegs {
  99. uint32_t bdbar; /* rw 0 */
  100. uint8_t civ; /* ro 0 */
  101. uint8_t lvi; /* rw 0 */
  102. uint16_t sr; /* rw 1 */
  103. uint16_t picb; /* ro 0 */
  104. uint8_t piv; /* ro 0 */
  105. uint8_t cr; /* rw 0 */
  106. unsigned int bd_valid;
  107. BD bd;
  108. } AC97BusMasterRegs;
  109. struct AC97LinkState {
  110. PCIDevice dev;
  111. QEMUSoundCard card;
  112. uint32_t glob_cnt;
  113. uint32_t glob_sta;
  114. uint32_t cas;
  115. uint32_t last_samp;
  116. AC97BusMasterRegs bm_regs[3];
  117. uint8_t mixer_data[256];
  118. SWVoiceIn *voice_pi;
  119. SWVoiceOut *voice_po;
  120. SWVoiceIn *voice_mc;
  121. int invalid_freq[3];
  122. uint8_t silence[128];
  123. int bup_flag;
  124. MemoryRegion io_nam;
  125. MemoryRegion io_nabm;
  126. };
  127. enum {
  128. BUP_SET = 1,
  129. BUP_LAST = 2
  130. };
  131. #ifdef DEBUG_AC97
  132. #define dolog(...) AUD_log("ac97", __VA_ARGS__)
  133. #else
  134. #define dolog(...)
  135. #endif
  136. #define MKREGS(prefix, start) \
  137. enum { \
  138. prefix ## _BDBAR = start, \
  139. prefix ## _CIV = start + 4, \
  140. prefix ## _LVI = start + 5, \
  141. prefix ## _SR = start + 6, \
  142. prefix ## _PICB = start + 8, \
  143. prefix ## _PIV = start + 10, \
  144. prefix ## _CR = start + 11 \
  145. }
  146. enum {
  147. PI_INDEX = 0,
  148. PO_INDEX,
  149. MC_INDEX,
  150. LAST_INDEX
  151. };
  152. MKREGS(PI, PI_INDEX * 16);
  153. MKREGS(PO, PO_INDEX * 16);
  154. MKREGS(MC, MC_INDEX * 16);
  155. enum {
  156. GLOB_CNT = 0x2c,
  157. GLOB_STA = 0x30,
  158. CAS = 0x34
  159. };
  160. #define GET_BM(index) (((index) >> 4) & 3)
  161. static void po_callback(void *opaque, int free);
  162. static void pi_callback(void *opaque, int avail);
  163. static void mc_callback(void *opaque, int avail);
  164. static void fetch_bd(AC97LinkState *s, AC97BusMasterRegs *r)
  165. {
  166. uint8_t b[8];
  167. pci_dma_read(&s->dev, r->bdbar + r->civ * 8, b, 8);
  168. r->bd_valid = 1;
  169. r->bd.addr = le32_to_cpu(*(uint32_t *) &b[0]) & ~3;
  170. r->bd.ctl_len = le32_to_cpu(*(uint32_t *) &b[4]);
  171. r->picb = r->bd.ctl_len & 0xffff;
  172. dolog("bd %2d addr=0x%x ctl=0x%06x len=0x%x(%d bytes)\n",
  173. r->civ, r->bd.addr, r->bd.ctl_len >> 16,
  174. r->bd.ctl_len & 0xffff, (r->bd.ctl_len & 0xffff) << 1);
  175. }
  176. static void update_sr(AC97LinkState *s, AC97BusMasterRegs *r, uint32_t new_sr)
  177. {
  178. int event = 0;
  179. int level = 0;
  180. uint32_t new_mask = new_sr & SR_INT_MASK;
  181. uint32_t old_mask = r->sr & SR_INT_MASK;
  182. uint32_t masks[] = {GS_PIINT, GS_POINT, GS_MINT};
  183. if (new_mask ^ old_mask) {
  184. /** @todo is IRQ deasserted when only one of status bits is cleared? */
  185. if (!new_mask) {
  186. event = 1;
  187. level = 0;
  188. } else {
  189. if ((new_mask & SR_LVBCI) && (r->cr & CR_LVBIE)) {
  190. event = 1;
  191. level = 1;
  192. }
  193. if ((new_mask & SR_BCIS) && (r->cr & CR_IOCE)) {
  194. event = 1;
  195. level = 1;
  196. }
  197. }
  198. }
  199. r->sr = new_sr;
  200. dolog("IOC%d LVB%d sr=0x%x event=%d level=%d\n",
  201. r->sr & SR_BCIS, r->sr & SR_LVBCI, r->sr, event, level);
  202. if (!event) {
  203. return;
  204. }
  205. if (level) {
  206. s->glob_sta |= masks[r - s->bm_regs];
  207. dolog("set irq level=1\n");
  208. pci_irq_assert(&s->dev);
  209. } else {
  210. s->glob_sta &= ~masks[r - s->bm_regs];
  211. dolog("set irq level=0\n");
  212. pci_irq_deassert(&s->dev);
  213. }
  214. }
  215. static void voice_set_active(AC97LinkState *s, int bm_index, int on)
  216. {
  217. switch (bm_index) {
  218. case PI_INDEX:
  219. AUD_set_active_in(s->voice_pi, on);
  220. break;
  221. case PO_INDEX:
  222. AUD_set_active_out(s->voice_po, on);
  223. break;
  224. case MC_INDEX:
  225. AUD_set_active_in(s->voice_mc, on);
  226. break;
  227. default:
  228. AUD_log("ac97", "invalid bm_index(%d) in voice_set_active", bm_index);
  229. break;
  230. }
  231. }
  232. static void reset_bm_regs(AC97LinkState *s, AC97BusMasterRegs *r)
  233. {
  234. dolog("reset_bm_regs\n");
  235. r->bdbar = 0;
  236. r->civ = 0;
  237. r->lvi = 0;
  238. /** todo do we need to do that? */
  239. update_sr(s, r, SR_DCH);
  240. r->picb = 0;
  241. r->piv = 0;
  242. r->cr = r->cr & CR_DONT_CLEAR_MASK;
  243. r->bd_valid = 0;
  244. voice_set_active(s, r - s->bm_regs, 0);
  245. memset(s->silence, 0, sizeof(s->silence));
  246. }
  247. static void mixer_store(AC97LinkState *s, uint32_t i, uint16_t v)
  248. {
  249. if (i + 2 > sizeof(s->mixer_data)) {
  250. dolog("mixer_store: index %d out of bounds %zd\n",
  251. i, sizeof(s->mixer_data));
  252. return;
  253. }
  254. s->mixer_data[i + 0] = v & 0xff;
  255. s->mixer_data[i + 1] = v >> 8;
  256. }
  257. static uint16_t mixer_load(AC97LinkState *s, uint32_t i)
  258. {
  259. uint16_t val = 0xffff;
  260. if (i + 2 > sizeof(s->mixer_data)) {
  261. dolog("mixer_load: index %d out of bounds %zd\n",
  262. i, sizeof(s->mixer_data));
  263. } else {
  264. val = s->mixer_data[i + 0] | (s->mixer_data[i + 1] << 8);
  265. }
  266. return val;
  267. }
  268. static void open_voice(AC97LinkState *s, int index, int freq)
  269. {
  270. struct audsettings as;
  271. as.freq = freq;
  272. as.nchannels = 2;
  273. as.fmt = AUDIO_FORMAT_S16;
  274. as.endianness = 0;
  275. if (freq > 0) {
  276. s->invalid_freq[index] = 0;
  277. switch (index) {
  278. case PI_INDEX:
  279. s->voice_pi = AUD_open_in(
  280. &s->card,
  281. s->voice_pi,
  282. "ac97.pi",
  283. s,
  284. pi_callback,
  285. &as
  286. );
  287. break;
  288. case PO_INDEX:
  289. s->voice_po = AUD_open_out(
  290. &s->card,
  291. s->voice_po,
  292. "ac97.po",
  293. s,
  294. po_callback,
  295. &as
  296. );
  297. break;
  298. case MC_INDEX:
  299. s->voice_mc = AUD_open_in(
  300. &s->card,
  301. s->voice_mc,
  302. "ac97.mc",
  303. s,
  304. mc_callback,
  305. &as
  306. );
  307. break;
  308. }
  309. } else {
  310. s->invalid_freq[index] = freq;
  311. switch (index) {
  312. case PI_INDEX:
  313. AUD_close_in(&s->card, s->voice_pi);
  314. s->voice_pi = NULL;
  315. break;
  316. case PO_INDEX:
  317. AUD_close_out(&s->card, s->voice_po);
  318. s->voice_po = NULL;
  319. break;
  320. case MC_INDEX:
  321. AUD_close_in(&s->card, s->voice_mc);
  322. s->voice_mc = NULL;
  323. break;
  324. }
  325. }
  326. }
  327. static void reset_voices(AC97LinkState *s, uint8_t active[LAST_INDEX])
  328. {
  329. uint16_t freq;
  330. freq = mixer_load(s, AC97_PCM_LR_ADC_Rate);
  331. open_voice(s, PI_INDEX, freq);
  332. AUD_set_active_in(s->voice_pi, active[PI_INDEX]);
  333. freq = mixer_load(s, AC97_PCM_Front_DAC_Rate);
  334. open_voice(s, PO_INDEX, freq);
  335. AUD_set_active_out(s->voice_po, active[PO_INDEX]);
  336. freq = mixer_load(s, AC97_MIC_ADC_Rate);
  337. open_voice(s, MC_INDEX, freq);
  338. AUD_set_active_in(s->voice_mc, active[MC_INDEX]);
  339. }
  340. static void get_volume(uint16_t vol, uint16_t mask, int inverse,
  341. int *mute, uint8_t *lvol, uint8_t *rvol)
  342. {
  343. *mute = (vol >> MUTE_SHIFT) & 1;
  344. *rvol = (255 * (vol & mask)) / mask;
  345. *lvol = (255 * ((vol >> 8) & mask)) / mask;
  346. if (inverse) {
  347. *rvol = 255 - *rvol;
  348. *lvol = 255 - *lvol;
  349. }
  350. }
  351. static void update_combined_volume_out(AC97LinkState *s)
  352. {
  353. uint8_t lvol, rvol, plvol, prvol;
  354. int mute, pmute;
  355. get_volume(mixer_load(s, AC97_Master_Volume_Mute), 0x3f, 1,
  356. &mute, &lvol, &rvol);
  357. get_volume(mixer_load(s, AC97_PCM_Out_Volume_Mute), 0x1f, 1,
  358. &pmute, &plvol, &prvol);
  359. mute = mute | pmute;
  360. lvol = (lvol * plvol) / 255;
  361. rvol = (rvol * prvol) / 255;
  362. AUD_set_volume_out(s->voice_po, mute, lvol, rvol);
  363. }
  364. static void update_volume_in(AC97LinkState *s)
  365. {
  366. uint8_t lvol, rvol;
  367. int mute;
  368. get_volume(mixer_load(s, AC97_Record_Gain_Mute), 0x0f, 0,
  369. &mute, &lvol, &rvol);
  370. AUD_set_volume_in(s->voice_pi, mute, lvol, rvol);
  371. }
  372. static void set_volume(AC97LinkState *s, int index, uint32_t val)
  373. {
  374. switch (index) {
  375. case AC97_Master_Volume_Mute:
  376. val &= 0xbf3f;
  377. mixer_store(s, index, val);
  378. update_combined_volume_out(s);
  379. break;
  380. case AC97_PCM_Out_Volume_Mute:
  381. val &= 0x9f1f;
  382. mixer_store(s, index, val);
  383. update_combined_volume_out(s);
  384. break;
  385. case AC97_Record_Gain_Mute:
  386. val &= 0x8f0f;
  387. mixer_store(s, index, val);
  388. update_volume_in(s);
  389. break;
  390. }
  391. }
  392. static void record_select(AC97LinkState *s, uint32_t val)
  393. {
  394. uint8_t rs = val & REC_MASK;
  395. uint8_t ls = (val >> 8) & REC_MASK;
  396. mixer_store(s, AC97_Record_Select, rs | (ls << 8));
  397. }
  398. static void mixer_reset(AC97LinkState *s)
  399. {
  400. uint8_t active[LAST_INDEX];
  401. dolog("mixer_reset\n");
  402. memset(s->mixer_data, 0, sizeof(s->mixer_data));
  403. memset(active, 0, sizeof(active));
  404. mixer_store(s, AC97_Reset, 0x0000); /* 6940 */
  405. mixer_store(s, AC97_Headphone_Volume_Mute, 0x0000);
  406. mixer_store(s, AC97_Master_Volume_Mono_Mute, 0x0000);
  407. mixer_store(s, AC97_Master_Tone_RL, 0x0000);
  408. mixer_store(s, AC97_PC_BEEP_Volume_Mute, 0x0000);
  409. mixer_store(s, AC97_Phone_Volume_Mute, 0x0000);
  410. mixer_store(s, AC97_Mic_Volume_Mute, 0x0000);
  411. mixer_store(s, AC97_Line_In_Volume_Mute, 0x0000);
  412. mixer_store(s, AC97_CD_Volume_Mute, 0x0000);
  413. mixer_store(s, AC97_Video_Volume_Mute, 0x0000);
  414. mixer_store(s, AC97_Aux_Volume_Mute, 0x0000);
  415. mixer_store(s, AC97_Record_Gain_Mic_Mute, 0x0000);
  416. mixer_store(s, AC97_General_Purpose, 0x0000);
  417. mixer_store(s, AC97_3D_Control, 0x0000);
  418. mixer_store(s, AC97_Powerdown_Ctrl_Stat, 0x000f);
  419. /*
  420. * Sigmatel 9700 (STAC9700)
  421. */
  422. mixer_store(s, AC97_Vendor_ID1, 0x8384);
  423. mixer_store(s, AC97_Vendor_ID2, 0x7600); /* 7608 */
  424. mixer_store(s, AC97_Extended_Audio_ID, 0x0809);
  425. mixer_store(s, AC97_Extended_Audio_Ctrl_Stat, 0x0009);
  426. mixer_store(s, AC97_PCM_Front_DAC_Rate, 0xbb80);
  427. mixer_store(s, AC97_PCM_Surround_DAC_Rate, 0xbb80);
  428. mixer_store(s, AC97_PCM_LFE_DAC_Rate, 0xbb80);
  429. mixer_store(s, AC97_PCM_LR_ADC_Rate, 0xbb80);
  430. mixer_store(s, AC97_MIC_ADC_Rate, 0xbb80);
  431. record_select(s, 0);
  432. set_volume(s, AC97_Master_Volume_Mute, 0x8000);
  433. set_volume(s, AC97_PCM_Out_Volume_Mute, 0x8808);
  434. set_volume(s, AC97_Record_Gain_Mute, 0x8808);
  435. reset_voices(s, active);
  436. }
  437. /**
  438. * Native audio mixer
  439. * I/O Reads
  440. */
  441. static uint32_t nam_readb(void *opaque, uint32_t addr)
  442. {
  443. AC97LinkState *s = opaque;
  444. dolog("U nam readb 0x%x\n", addr);
  445. s->cas = 0;
  446. return ~0U;
  447. }
  448. static uint32_t nam_readw(void *opaque, uint32_t addr)
  449. {
  450. AC97LinkState *s = opaque;
  451. s->cas = 0;
  452. return mixer_load(s, addr);
  453. }
  454. static uint32_t nam_readl(void *opaque, uint32_t addr)
  455. {
  456. AC97LinkState *s = opaque;
  457. dolog("U nam readl 0x%x\n", addr);
  458. s->cas = 0;
  459. return ~0U;
  460. }
  461. /**
  462. * Native audio mixer
  463. * I/O Writes
  464. */
  465. static void nam_writeb(void *opaque, uint32_t addr, uint32_t val)
  466. {
  467. AC97LinkState *s = opaque;
  468. dolog("U nam writeb 0x%x <- 0x%x\n", addr, val);
  469. s->cas = 0;
  470. }
  471. static void nam_writew(void *opaque, uint32_t addr, uint32_t val)
  472. {
  473. AC97LinkState *s = opaque;
  474. s->cas = 0;
  475. switch (addr) {
  476. case AC97_Reset:
  477. mixer_reset(s);
  478. break;
  479. case AC97_Powerdown_Ctrl_Stat:
  480. val &= ~0x800f;
  481. val |= mixer_load(s, addr) & 0xf;
  482. mixer_store(s, addr, val);
  483. break;
  484. case AC97_PCM_Out_Volume_Mute:
  485. case AC97_Master_Volume_Mute:
  486. case AC97_Record_Gain_Mute:
  487. set_volume(s, addr, val);
  488. break;
  489. case AC97_Record_Select:
  490. record_select(s, val);
  491. break;
  492. case AC97_Vendor_ID1:
  493. case AC97_Vendor_ID2:
  494. dolog("Attempt to write vendor ID to 0x%x\n", val);
  495. break;
  496. case AC97_Extended_Audio_ID:
  497. dolog("Attempt to write extended audio ID to 0x%x\n", val);
  498. break;
  499. case AC97_Extended_Audio_Ctrl_Stat:
  500. if (!(val & EACS_VRA)) {
  501. mixer_store(s, AC97_PCM_Front_DAC_Rate, 0xbb80);
  502. mixer_store(s, AC97_PCM_LR_ADC_Rate, 0xbb80);
  503. open_voice(s, PI_INDEX, 48000);
  504. open_voice(s, PO_INDEX, 48000);
  505. }
  506. if (!(val & EACS_VRM)) {
  507. mixer_store(s, AC97_MIC_ADC_Rate, 0xbb80);
  508. open_voice(s, MC_INDEX, 48000);
  509. }
  510. dolog("Setting extended audio control to 0x%x\n", val);
  511. mixer_store(s, AC97_Extended_Audio_Ctrl_Stat, val);
  512. break;
  513. case AC97_PCM_Front_DAC_Rate:
  514. if (mixer_load(s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRA) {
  515. mixer_store(s, addr, val);
  516. dolog("Set front DAC rate to %d\n", val);
  517. open_voice(s, PO_INDEX, val);
  518. } else {
  519. dolog("Attempt to set front DAC rate to %d, but VRA is not set\n",
  520. val);
  521. }
  522. break;
  523. case AC97_MIC_ADC_Rate:
  524. if (mixer_load(s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRM) {
  525. mixer_store(s, addr, val);
  526. dolog("Set MIC ADC rate to %d\n", val);
  527. open_voice(s, MC_INDEX, val);
  528. } else {
  529. dolog("Attempt to set MIC ADC rate to %d, but VRM is not set\n",
  530. val);
  531. }
  532. break;
  533. case AC97_PCM_LR_ADC_Rate:
  534. if (mixer_load(s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRA) {
  535. mixer_store(s, addr, val);
  536. dolog("Set front LR ADC rate to %d\n", val);
  537. open_voice(s, PI_INDEX, val);
  538. } else {
  539. dolog("Attempt to set LR ADC rate to %d, but VRA is not set\n",
  540. val);
  541. }
  542. break;
  543. case AC97_Headphone_Volume_Mute:
  544. case AC97_Master_Volume_Mono_Mute:
  545. case AC97_Master_Tone_RL:
  546. case AC97_PC_BEEP_Volume_Mute:
  547. case AC97_Phone_Volume_Mute:
  548. case AC97_Mic_Volume_Mute:
  549. case AC97_Line_In_Volume_Mute:
  550. case AC97_CD_Volume_Mute:
  551. case AC97_Video_Volume_Mute:
  552. case AC97_Aux_Volume_Mute:
  553. case AC97_Record_Gain_Mic_Mute:
  554. case AC97_General_Purpose:
  555. case AC97_3D_Control:
  556. case AC97_Sigmatel_Analog:
  557. case AC97_Sigmatel_Dac2Invert:
  558. /* None of the features in these regs are emulated, so they are RO */
  559. break;
  560. default:
  561. dolog("U nam writew 0x%x <- 0x%x\n", addr, val);
  562. mixer_store(s, addr, val);
  563. break;
  564. }
  565. }
  566. static void nam_writel(void *opaque, uint32_t addr, uint32_t val)
  567. {
  568. AC97LinkState *s = opaque;
  569. dolog("U nam writel 0x%x <- 0x%x\n", addr, val);
  570. s->cas = 0;
  571. }
  572. /**
  573. * Native audio bus master
  574. * I/O Reads
  575. */
  576. static uint32_t nabm_readb(void *opaque, uint32_t addr)
  577. {
  578. AC97LinkState *s = opaque;
  579. AC97BusMasterRegs *r = NULL;
  580. uint32_t val = ~0U;
  581. switch (addr) {
  582. case CAS:
  583. dolog("CAS %d\n", s->cas);
  584. val = s->cas;
  585. s->cas = 1;
  586. break;
  587. case PI_CIV:
  588. case PO_CIV:
  589. case MC_CIV:
  590. r = &s->bm_regs[GET_BM(addr)];
  591. val = r->civ;
  592. dolog("CIV[%d] -> 0x%x\n", GET_BM(addr), val);
  593. break;
  594. case PI_LVI:
  595. case PO_LVI:
  596. case MC_LVI:
  597. r = &s->bm_regs[GET_BM(addr)];
  598. val = r->lvi;
  599. dolog("LVI[%d] -> 0x%x\n", GET_BM(addr), val);
  600. break;
  601. case PI_PIV:
  602. case PO_PIV:
  603. case MC_PIV:
  604. r = &s->bm_regs[GET_BM(addr)];
  605. val = r->piv;
  606. dolog("PIV[%d] -> 0x%x\n", GET_BM(addr), val);
  607. break;
  608. case PI_CR:
  609. case PO_CR:
  610. case MC_CR:
  611. r = &s->bm_regs[GET_BM(addr)];
  612. val = r->cr;
  613. dolog("CR[%d] -> 0x%x\n", GET_BM(addr), val);
  614. break;
  615. case PI_SR:
  616. case PO_SR:
  617. case MC_SR:
  618. r = &s->bm_regs[GET_BM(addr)];
  619. val = r->sr & 0xff;
  620. dolog("SRb[%d] -> 0x%x\n", GET_BM(addr), val);
  621. break;
  622. default:
  623. dolog("U nabm readb 0x%x -> 0x%x\n", addr, val);
  624. break;
  625. }
  626. return val;
  627. }
  628. static uint32_t nabm_readw(void *opaque, uint32_t addr)
  629. {
  630. AC97LinkState *s = opaque;
  631. AC97BusMasterRegs *r = NULL;
  632. uint32_t val = ~0U;
  633. switch (addr) {
  634. case PI_SR:
  635. case PO_SR:
  636. case MC_SR:
  637. r = &s->bm_regs[GET_BM(addr)];
  638. val = r->sr;
  639. dolog("SR[%d] -> 0x%x\n", GET_BM(addr), val);
  640. break;
  641. case PI_PICB:
  642. case PO_PICB:
  643. case MC_PICB:
  644. r = &s->bm_regs[GET_BM(addr)];
  645. val = r->picb;
  646. dolog("PICB[%d] -> 0x%x\n", GET_BM(addr), val);
  647. break;
  648. default:
  649. dolog("U nabm readw 0x%x -> 0x%x\n", addr, val);
  650. break;
  651. }
  652. return val;
  653. }
  654. static uint32_t nabm_readl(void *opaque, uint32_t addr)
  655. {
  656. AC97LinkState *s = opaque;
  657. AC97BusMasterRegs *r = NULL;
  658. uint32_t val = ~0U;
  659. switch (addr) {
  660. case PI_BDBAR:
  661. case PO_BDBAR:
  662. case MC_BDBAR:
  663. r = &s->bm_regs[GET_BM(addr)];
  664. val = r->bdbar;
  665. dolog("BMADDR[%d] -> 0x%x\n", GET_BM(addr), val);
  666. break;
  667. case PI_CIV:
  668. case PO_CIV:
  669. case MC_CIV:
  670. r = &s->bm_regs[GET_BM(addr)];
  671. val = r->civ | (r->lvi << 8) | (r->sr << 16);
  672. dolog("CIV LVI SR[%d] -> 0x%x, 0x%x, 0x%x\n", GET_BM(addr),
  673. r->civ, r->lvi, r->sr);
  674. break;
  675. case PI_PICB:
  676. case PO_PICB:
  677. case MC_PICB:
  678. r = &s->bm_regs[GET_BM(addr)];
  679. val = r->picb | (r->piv << 16) | (r->cr << 24);
  680. dolog("PICB PIV CR[%d] -> 0x%x 0x%x 0x%x 0x%x\n", GET_BM(addr),
  681. val, r->picb, r->piv, r->cr);
  682. break;
  683. case GLOB_CNT:
  684. val = s->glob_cnt;
  685. dolog("glob_cnt -> 0x%x\n", val);
  686. break;
  687. case GLOB_STA:
  688. val = s->glob_sta | GS_S0CR;
  689. dolog("glob_sta -> 0x%x\n", val);
  690. break;
  691. default:
  692. dolog("U nabm readl 0x%x -> 0x%x\n", addr, val);
  693. break;
  694. }
  695. return val;
  696. }
  697. /**
  698. * Native audio bus master
  699. * I/O Writes
  700. */
  701. static void nabm_writeb(void *opaque, uint32_t addr, uint32_t val)
  702. {
  703. AC97LinkState *s = opaque;
  704. AC97BusMasterRegs *r = NULL;
  705. switch (addr) {
  706. case PI_LVI:
  707. case PO_LVI:
  708. case MC_LVI:
  709. r = &s->bm_regs[GET_BM(addr)];
  710. if ((r->cr & CR_RPBM) && (r->sr & SR_DCH)) {
  711. r->sr &= ~(SR_DCH | SR_CELV);
  712. r->civ = r->piv;
  713. r->piv = (r->piv + 1) % 32;
  714. fetch_bd(s, r);
  715. }
  716. r->lvi = val % 32;
  717. dolog("LVI[%d] <- 0x%x\n", GET_BM(addr), val);
  718. break;
  719. case PI_CR:
  720. case PO_CR:
  721. case MC_CR:
  722. r = &s->bm_regs[GET_BM(addr)];
  723. if (val & CR_RR) {
  724. reset_bm_regs(s, r);
  725. } else {
  726. r->cr = val & CR_VALID_MASK;
  727. if (!(r->cr & CR_RPBM)) {
  728. voice_set_active(s, r - s->bm_regs, 0);
  729. r->sr |= SR_DCH;
  730. } else {
  731. r->civ = r->piv;
  732. r->piv = (r->piv + 1) % 32;
  733. fetch_bd(s, r);
  734. r->sr &= ~SR_DCH;
  735. voice_set_active(s, r - s->bm_regs, 1);
  736. }
  737. }
  738. dolog("CR[%d] <- 0x%x (cr 0x%x)\n", GET_BM(addr), val, r->cr);
  739. break;
  740. case PI_SR:
  741. case PO_SR:
  742. case MC_SR:
  743. r = &s->bm_regs[GET_BM(addr)];
  744. r->sr |= val & ~(SR_RO_MASK | SR_WCLEAR_MASK);
  745. update_sr(s, r, r->sr & ~(val & SR_WCLEAR_MASK));
  746. dolog("SR[%d] <- 0x%x (sr 0x%x)\n", GET_BM(addr), val, r->sr);
  747. break;
  748. default:
  749. dolog("U nabm writeb 0x%x <- 0x%x\n", addr, val);
  750. break;
  751. }
  752. }
  753. static void nabm_writew(void *opaque, uint32_t addr, uint32_t val)
  754. {
  755. AC97LinkState *s = opaque;
  756. AC97BusMasterRegs *r = NULL;
  757. switch (addr) {
  758. case PI_SR:
  759. case PO_SR:
  760. case MC_SR:
  761. r = &s->bm_regs[GET_BM(addr)];
  762. r->sr |= val & ~(SR_RO_MASK | SR_WCLEAR_MASK);
  763. update_sr(s, r, r->sr & ~(val & SR_WCLEAR_MASK));
  764. dolog("SR[%d] <- 0x%x (sr 0x%x)\n", GET_BM(addr), val, r->sr);
  765. break;
  766. default:
  767. dolog("U nabm writew 0x%x <- 0x%x\n", addr, val);
  768. break;
  769. }
  770. }
  771. static void nabm_writel(void *opaque, uint32_t addr, uint32_t val)
  772. {
  773. AC97LinkState *s = opaque;
  774. AC97BusMasterRegs *r = NULL;
  775. switch (addr) {
  776. case PI_BDBAR:
  777. case PO_BDBAR:
  778. case MC_BDBAR:
  779. r = &s->bm_regs[GET_BM(addr)];
  780. r->bdbar = val & ~3;
  781. dolog("BDBAR[%d] <- 0x%x (bdbar 0x%x)\n", GET_BM(addr), val, r->bdbar);
  782. break;
  783. case GLOB_CNT:
  784. /* TODO: Handle WR or CR being set (warm/cold reset requests) */
  785. if (!(val & (GC_WR | GC_CR))) {
  786. s->glob_cnt = val & GC_VALID_MASK;
  787. }
  788. dolog("glob_cnt <- 0x%x (glob_cnt 0x%x)\n", val, s->glob_cnt);
  789. break;
  790. case GLOB_STA:
  791. s->glob_sta &= ~(val & GS_WCLEAR_MASK);
  792. s->glob_sta |= (val & ~(GS_WCLEAR_MASK | GS_RO_MASK)) & GS_VALID_MASK;
  793. dolog("glob_sta <- 0x%x (glob_sta 0x%x)\n", val, s->glob_sta);
  794. break;
  795. default:
  796. dolog("U nabm writel 0x%x <- 0x%x\n", addr, val);
  797. break;
  798. }
  799. }
  800. static int write_audio(AC97LinkState *s, AC97BusMasterRegs *r,
  801. int max, int *stop)
  802. {
  803. uint8_t tmpbuf[4096];
  804. uint32_t addr = r->bd.addr;
  805. uint32_t temp = r->picb << 1;
  806. uint32_t written = 0;
  807. int to_copy = 0;
  808. temp = MIN(temp, max);
  809. if (!temp) {
  810. *stop = 1;
  811. return 0;
  812. }
  813. while (temp) {
  814. int copied;
  815. to_copy = MIN(temp, sizeof(tmpbuf));
  816. pci_dma_read(&s->dev, addr, tmpbuf, to_copy);
  817. copied = AUD_write(s->voice_po, tmpbuf, to_copy);
  818. dolog("write_audio max=%x to_copy=%x copied=%x\n",
  819. max, to_copy, copied);
  820. if (!copied) {
  821. *stop = 1;
  822. break;
  823. }
  824. temp -= copied;
  825. addr += copied;
  826. written += copied;
  827. }
  828. if (!temp) {
  829. if (to_copy < 4) {
  830. dolog("whoops\n");
  831. s->last_samp = 0;
  832. } else {
  833. s->last_samp = *(uint32_t *)&tmpbuf[to_copy - 4];
  834. }
  835. }
  836. r->bd.addr = addr;
  837. return written;
  838. }
  839. static void write_bup(AC97LinkState *s, int elapsed)
  840. {
  841. dolog("write_bup\n");
  842. if (!(s->bup_flag & BUP_SET)) {
  843. if (s->bup_flag & BUP_LAST) {
  844. int i;
  845. uint8_t *p = s->silence;
  846. for (i = 0; i < sizeof(s->silence) / 4; i++, p += 4) {
  847. *(uint32_t *) p = s->last_samp;
  848. }
  849. } else {
  850. memset(s->silence, 0, sizeof(s->silence));
  851. }
  852. s->bup_flag |= BUP_SET;
  853. }
  854. while (elapsed) {
  855. int temp = MIN(elapsed, sizeof(s->silence));
  856. while (temp) {
  857. int copied = AUD_write(s->voice_po, s->silence, temp);
  858. if (!copied) {
  859. return;
  860. }
  861. temp -= copied;
  862. elapsed -= copied;
  863. }
  864. }
  865. }
  866. static int read_audio(AC97LinkState *s, AC97BusMasterRegs *r,
  867. int max, int *stop)
  868. {
  869. uint8_t tmpbuf[4096];
  870. uint32_t addr = r->bd.addr;
  871. uint32_t temp = r->picb << 1;
  872. uint32_t nread = 0;
  873. int to_copy = 0;
  874. SWVoiceIn *voice = (r - s->bm_regs) == MC_INDEX ? s->voice_mc : s->voice_pi;
  875. temp = MIN(temp, max);
  876. if (!temp) {
  877. *stop = 1;
  878. return 0;
  879. }
  880. while (temp) {
  881. int acquired;
  882. to_copy = MIN(temp, sizeof(tmpbuf));
  883. acquired = AUD_read(voice, tmpbuf, to_copy);
  884. if (!acquired) {
  885. *stop = 1;
  886. break;
  887. }
  888. pci_dma_write(&s->dev, addr, tmpbuf, acquired);
  889. temp -= acquired;
  890. addr += acquired;
  891. nread += acquired;
  892. }
  893. r->bd.addr = addr;
  894. return nread;
  895. }
  896. static void transfer_audio(AC97LinkState *s, int index, int elapsed)
  897. {
  898. AC97BusMasterRegs *r = &s->bm_regs[index];
  899. int stop = 0;
  900. if (s->invalid_freq[index]) {
  901. AUD_log("ac97", "attempt to use voice %d with invalid frequency %d\n",
  902. index, s->invalid_freq[index]);
  903. return;
  904. }
  905. if (r->sr & SR_DCH) {
  906. if (r->cr & CR_RPBM) {
  907. switch (index) {
  908. case PO_INDEX:
  909. write_bup(s, elapsed);
  910. break;
  911. }
  912. }
  913. return;
  914. }
  915. while ((elapsed >> 1) && !stop) {
  916. int temp;
  917. if (!r->bd_valid) {
  918. dolog("invalid bd\n");
  919. fetch_bd(s, r);
  920. }
  921. if (!r->picb) {
  922. dolog("fresh bd %d is empty 0x%x 0x%x\n",
  923. r->civ, r->bd.addr, r->bd.ctl_len);
  924. if (r->civ == r->lvi) {
  925. r->sr |= SR_DCH; /* CELV? */
  926. s->bup_flag = 0;
  927. break;
  928. }
  929. r->sr &= ~SR_CELV;
  930. r->civ = r->piv;
  931. r->piv = (r->piv + 1) % 32;
  932. fetch_bd(s, r);
  933. return;
  934. }
  935. switch (index) {
  936. case PO_INDEX:
  937. temp = write_audio(s, r, elapsed, &stop);
  938. elapsed -= temp;
  939. r->picb -= (temp >> 1);
  940. break;
  941. case PI_INDEX:
  942. case MC_INDEX:
  943. temp = read_audio(s, r, elapsed, &stop);
  944. elapsed -= temp;
  945. r->picb -= (temp >> 1);
  946. break;
  947. }
  948. if (!r->picb) {
  949. uint32_t new_sr = r->sr & ~SR_CELV;
  950. if (r->bd.ctl_len & BD_IOC) {
  951. new_sr |= SR_BCIS;
  952. }
  953. if (r->civ == r->lvi) {
  954. dolog("Underrun civ (%d) == lvi (%d)\n", r->civ, r->lvi);
  955. new_sr |= SR_LVBCI | SR_DCH | SR_CELV;
  956. stop = 1;
  957. s->bup_flag = (r->bd.ctl_len & BD_BUP) ? BUP_LAST : 0;
  958. } else {
  959. r->civ = r->piv;
  960. r->piv = (r->piv + 1) % 32;
  961. fetch_bd(s, r);
  962. }
  963. update_sr(s, r, new_sr);
  964. }
  965. }
  966. }
  967. static void pi_callback(void *opaque, int avail)
  968. {
  969. transfer_audio(opaque, PI_INDEX, avail);
  970. }
  971. static void mc_callback(void *opaque, int avail)
  972. {
  973. transfer_audio(opaque, MC_INDEX, avail);
  974. }
  975. static void po_callback(void *opaque, int free)
  976. {
  977. transfer_audio(opaque, PO_INDEX, free);
  978. }
  979. static const VMStateDescription vmstate_ac97_bm_regs = {
  980. .name = "ac97_bm_regs",
  981. .version_id = 1,
  982. .minimum_version_id = 1,
  983. .fields = (VMStateField[]) {
  984. VMSTATE_UINT32(bdbar, AC97BusMasterRegs),
  985. VMSTATE_UINT8(civ, AC97BusMasterRegs),
  986. VMSTATE_UINT8(lvi, AC97BusMasterRegs),
  987. VMSTATE_UINT16(sr, AC97BusMasterRegs),
  988. VMSTATE_UINT16(picb, AC97BusMasterRegs),
  989. VMSTATE_UINT8(piv, AC97BusMasterRegs),
  990. VMSTATE_UINT8(cr, AC97BusMasterRegs),
  991. VMSTATE_UINT32(bd_valid, AC97BusMasterRegs),
  992. VMSTATE_UINT32(bd.addr, AC97BusMasterRegs),
  993. VMSTATE_UINT32(bd.ctl_len, AC97BusMasterRegs),
  994. VMSTATE_END_OF_LIST()
  995. }
  996. };
  997. static int ac97_post_load(void *opaque, int version_id)
  998. {
  999. uint8_t active[LAST_INDEX];
  1000. AC97LinkState *s = opaque;
  1001. record_select(s, mixer_load(s, AC97_Record_Select));
  1002. set_volume(s, AC97_Master_Volume_Mute,
  1003. mixer_load(s, AC97_Master_Volume_Mute));
  1004. set_volume(s, AC97_PCM_Out_Volume_Mute,
  1005. mixer_load(s, AC97_PCM_Out_Volume_Mute));
  1006. set_volume(s, AC97_Record_Gain_Mute,
  1007. mixer_load(s, AC97_Record_Gain_Mute));
  1008. active[PI_INDEX] = !!(s->bm_regs[PI_INDEX].cr & CR_RPBM);
  1009. active[PO_INDEX] = !!(s->bm_regs[PO_INDEX].cr & CR_RPBM);
  1010. active[MC_INDEX] = !!(s->bm_regs[MC_INDEX].cr & CR_RPBM);
  1011. reset_voices(s, active);
  1012. s->bup_flag = 0;
  1013. s->last_samp = 0;
  1014. return 0;
  1015. }
  1016. static bool is_version_2(void *opaque, int version_id)
  1017. {
  1018. return version_id == 2;
  1019. }
  1020. static const VMStateDescription vmstate_ac97 = {
  1021. .name = "ac97",
  1022. .version_id = 3,
  1023. .minimum_version_id = 2,
  1024. .post_load = ac97_post_load,
  1025. .fields = (VMStateField[]) {
  1026. VMSTATE_PCI_DEVICE(dev, AC97LinkState),
  1027. VMSTATE_UINT32(glob_cnt, AC97LinkState),
  1028. VMSTATE_UINT32(glob_sta, AC97LinkState),
  1029. VMSTATE_UINT32(cas, AC97LinkState),
  1030. VMSTATE_STRUCT_ARRAY(bm_regs, AC97LinkState, 3, 1,
  1031. vmstate_ac97_bm_regs, AC97BusMasterRegs),
  1032. VMSTATE_BUFFER(mixer_data, AC97LinkState),
  1033. VMSTATE_UNUSED_TEST(is_version_2, 3),
  1034. VMSTATE_END_OF_LIST()
  1035. }
  1036. };
  1037. static uint64_t nam_read(void *opaque, hwaddr addr, unsigned size)
  1038. {
  1039. if ((addr / size) > 256) {
  1040. return -1;
  1041. }
  1042. switch (size) {
  1043. case 1:
  1044. return nam_readb(opaque, addr);
  1045. case 2:
  1046. return nam_readw(opaque, addr);
  1047. case 4:
  1048. return nam_readl(opaque, addr);
  1049. default:
  1050. return -1;
  1051. }
  1052. }
  1053. static void nam_write(void *opaque, hwaddr addr, uint64_t val,
  1054. unsigned size)
  1055. {
  1056. if ((addr / size) > 256) {
  1057. return;
  1058. }
  1059. switch (size) {
  1060. case 1:
  1061. nam_writeb(opaque, addr, val);
  1062. break;
  1063. case 2:
  1064. nam_writew(opaque, addr, val);
  1065. break;
  1066. case 4:
  1067. nam_writel(opaque, addr, val);
  1068. break;
  1069. }
  1070. }
  1071. static const MemoryRegionOps ac97_io_nam_ops = {
  1072. .read = nam_read,
  1073. .write = nam_write,
  1074. .impl = {
  1075. .min_access_size = 1,
  1076. .max_access_size = 4,
  1077. },
  1078. .endianness = DEVICE_LITTLE_ENDIAN,
  1079. };
  1080. static uint64_t nabm_read(void *opaque, hwaddr addr, unsigned size)
  1081. {
  1082. if ((addr / size) > 64) {
  1083. return -1;
  1084. }
  1085. switch (size) {
  1086. case 1:
  1087. return nabm_readb(opaque, addr);
  1088. case 2:
  1089. return nabm_readw(opaque, addr);
  1090. case 4:
  1091. return nabm_readl(opaque, addr);
  1092. default:
  1093. return -1;
  1094. }
  1095. }
  1096. static void nabm_write(void *opaque, hwaddr addr, uint64_t val,
  1097. unsigned size)
  1098. {
  1099. if ((addr / size) > 64) {
  1100. return;
  1101. }
  1102. switch (size) {
  1103. case 1:
  1104. nabm_writeb(opaque, addr, val);
  1105. break;
  1106. case 2:
  1107. nabm_writew(opaque, addr, val);
  1108. break;
  1109. case 4:
  1110. nabm_writel(opaque, addr, val);
  1111. break;
  1112. }
  1113. }
  1114. static const MemoryRegionOps ac97_io_nabm_ops = {
  1115. .read = nabm_read,
  1116. .write = nabm_write,
  1117. .impl = {
  1118. .min_access_size = 1,
  1119. .max_access_size = 4,
  1120. },
  1121. .endianness = DEVICE_LITTLE_ENDIAN,
  1122. };
  1123. static void ac97_on_reset(DeviceState *dev)
  1124. {
  1125. AC97LinkState *s = AC97(dev);
  1126. reset_bm_regs(s, &s->bm_regs[0]);
  1127. reset_bm_regs(s, &s->bm_regs[1]);
  1128. reset_bm_regs(s, &s->bm_regs[2]);
  1129. /*
  1130. * Reset the mixer too. The Windows XP driver seems to rely on
  1131. * this. At least it wants to read the vendor id before it resets
  1132. * the codec manually.
  1133. */
  1134. mixer_reset(s);
  1135. }
  1136. static void ac97_realize(PCIDevice *dev, Error **errp)
  1137. {
  1138. AC97LinkState *s = AC97(dev);
  1139. uint8_t *c = s->dev.config;
  1140. /* TODO: no need to override */
  1141. c[PCI_COMMAND] = 0x00; /* pcicmd pci command rw, ro */
  1142. c[PCI_COMMAND + 1] = 0x00;
  1143. /* TODO: */
  1144. c[PCI_STATUS] = PCI_STATUS_FAST_BACK; /* pcists pci status rwc, ro */
  1145. c[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8;
  1146. c[PCI_CLASS_PROG] = 0x00; /* pi programming interface ro */
  1147. /* TODO set when bar is registered. no need to override. */
  1148. /* nabmar native audio mixer base address rw */
  1149. c[PCI_BASE_ADDRESS_0] = PCI_BASE_ADDRESS_SPACE_IO;
  1150. c[PCI_BASE_ADDRESS_0 + 1] = 0x00;
  1151. c[PCI_BASE_ADDRESS_0 + 2] = 0x00;
  1152. c[PCI_BASE_ADDRESS_0 + 3] = 0x00;
  1153. /* TODO set when bar is registered. no need to override. */
  1154. /* nabmbar native audio bus mastering base address rw */
  1155. c[PCI_BASE_ADDRESS_0 + 4] = PCI_BASE_ADDRESS_SPACE_IO;
  1156. c[PCI_BASE_ADDRESS_0 + 5] = 0x00;
  1157. c[PCI_BASE_ADDRESS_0 + 6] = 0x00;
  1158. c[PCI_BASE_ADDRESS_0 + 7] = 0x00;
  1159. c[PCI_INTERRUPT_LINE] = 0x00; /* intr_ln interrupt line rw */
  1160. c[PCI_INTERRUPT_PIN] = 0x01; /* intr_pn interrupt pin ro */
  1161. memory_region_init_io(&s->io_nam, OBJECT(s), &ac97_io_nam_ops, s,
  1162. "ac97-nam", 1024);
  1163. memory_region_init_io(&s->io_nabm, OBJECT(s), &ac97_io_nabm_ops, s,
  1164. "ac97-nabm", 256);
  1165. pci_register_bar(&s->dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->io_nam);
  1166. pci_register_bar(&s->dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->io_nabm);
  1167. AUD_register_card("ac97", &s->card);
  1168. ac97_on_reset(DEVICE(s));
  1169. }
  1170. static void ac97_exit(PCIDevice *dev)
  1171. {
  1172. AC97LinkState *s = AC97(dev);
  1173. AUD_close_in(&s->card, s->voice_pi);
  1174. AUD_close_out(&s->card, s->voice_po);
  1175. AUD_close_in(&s->card, s->voice_mc);
  1176. AUD_remove_card(&s->card);
  1177. }
  1178. static Property ac97_properties[] = {
  1179. DEFINE_AUDIO_PROPERTIES(AC97LinkState, card),
  1180. DEFINE_PROP_END_OF_LIST(),
  1181. };
  1182. static void ac97_class_init(ObjectClass *klass, void *data)
  1183. {
  1184. DeviceClass *dc = DEVICE_CLASS(klass);
  1185. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  1186. k->realize = ac97_realize;
  1187. k->exit = ac97_exit;
  1188. k->vendor_id = PCI_VENDOR_ID_INTEL;
  1189. k->device_id = PCI_DEVICE_ID_INTEL_82801AA_5;
  1190. k->revision = 0x01;
  1191. k->class_id = PCI_CLASS_MULTIMEDIA_AUDIO;
  1192. set_bit(DEVICE_CATEGORY_SOUND, dc->categories);
  1193. dc->desc = "Intel 82801AA AC97 Audio";
  1194. dc->vmsd = &vmstate_ac97;
  1195. device_class_set_props(dc, ac97_properties);
  1196. dc->reset = ac97_on_reset;
  1197. }
  1198. static const TypeInfo ac97_info = {
  1199. .name = TYPE_AC97,
  1200. .parent = TYPE_PCI_DEVICE,
  1201. .instance_size = sizeof(AC97LinkState),
  1202. .class_init = ac97_class_init,
  1203. .interfaces = (InterfaceInfo[]) {
  1204. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  1205. { },
  1206. },
  1207. };
  1208. static void ac97_register_types(void)
  1209. {
  1210. type_register_static(&ac97_info);
  1211. deprecated_register_soundhw("ac97", "Intel 82801AA AC97 Audio",
  1212. 0, TYPE_AC97);
  1213. }
  1214. type_init(ac97_register_types)