cps.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. * Coherent Processing System emulation.
  3. *
  4. * Copyright (c) 2016 Imagination Technologies
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2.1 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "qemu/osdep.h"
  20. #include "qapi/error.h"
  21. #include "qemu/module.h"
  22. #include "hw/mips/cps.h"
  23. #include "hw/mips/mips.h"
  24. #include "hw/qdev-clock.h"
  25. #include "hw/qdev-properties.h"
  26. #include "system/kvm.h"
  27. #include "system/reset.h"
  28. qemu_irq get_cps_irq(MIPSCPSState *s, int pin_number)
  29. {
  30. assert(pin_number < s->num_irq);
  31. return s->gic.irq_state[pin_number].irq;
  32. }
  33. static void mips_cps_init(Object *obj)
  34. {
  35. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  36. MIPSCPSState *s = MIPS_CPS(obj);
  37. s->clock = qdev_init_clock_in(DEVICE(obj), "clk-in", NULL, NULL, 0);
  38. /*
  39. * Cover entire address space as there do not seem to be any
  40. * constraints for the base address of CPC and GIC.
  41. */
  42. memory_region_init(&s->container, obj, "mips-cps-container", UINT64_MAX);
  43. sysbus_init_mmio(sbd, &s->container);
  44. }
  45. static void main_cpu_reset(void *opaque)
  46. {
  47. MIPSCPU *cpu = opaque;
  48. CPUState *cs = CPU(cpu);
  49. cpu_reset(cs);
  50. }
  51. static bool cpu_mips_itu_supported(CPUMIPSState *env)
  52. {
  53. bool is_mt = (env->CP0_Config5 & (1 << CP0C5_VP)) || ase_mt_available(env);
  54. return is_mt && !kvm_enabled();
  55. }
  56. static void mips_cps_realize(DeviceState *dev, Error **errp)
  57. {
  58. MIPSCPSState *s = MIPS_CPS(dev);
  59. target_ulong gcr_base;
  60. bool itu_present = false;
  61. if (!clock_get(s->clock)) {
  62. error_setg(errp, "CPS input clock is not connected to an output clock");
  63. return;
  64. }
  65. for (int i = 0; i < s->num_vp; i++) {
  66. MIPSCPU *cpu = MIPS_CPU(object_new(s->cpu_type));
  67. CPUMIPSState *env = &cpu->env;
  68. object_property_set_bool(OBJECT(cpu), "big-endian", s->cpu_is_bigendian,
  69. &error_abort);
  70. /* All VPs are halted on reset. Leave powering up to CPC. */
  71. object_property_set_bool(OBJECT(cpu), "start-powered-off", true,
  72. &error_abort);
  73. /* All cores use the same clock tree */
  74. qdev_connect_clock_in(DEVICE(cpu), "clk-in", s->clock);
  75. if (!qdev_realize_and_unref(DEVICE(cpu), NULL, errp)) {
  76. return;
  77. }
  78. /* Init internal devices */
  79. cpu_mips_irq_init_cpu(cpu);
  80. cpu_mips_clock_init(cpu);
  81. if (cpu_mips_itu_supported(env)) {
  82. itu_present = true;
  83. /* Attach ITC Tag to the VP */
  84. env->itc_tag = mips_itu_get_tag_region(&s->itu);
  85. }
  86. qemu_register_reset(main_cpu_reset, cpu);
  87. }
  88. /* Inter-Thread Communication Unit */
  89. if (itu_present) {
  90. object_initialize_child(OBJECT(dev), "itu", &s->itu, TYPE_MIPS_ITU);
  91. object_property_set_uint(OBJECT(&s->itu), "num-fifo", 16,
  92. &error_abort);
  93. object_property_set_uint(OBJECT(&s->itu), "num-semaphores", 16,
  94. &error_abort);
  95. if (!sysbus_realize(SYS_BUS_DEVICE(&s->itu), errp)) {
  96. return;
  97. }
  98. memory_region_add_subregion(&s->container, 0,
  99. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->itu), 0));
  100. }
  101. /* Cluster Power Controller */
  102. object_initialize_child(OBJECT(dev), "cpc", &s->cpc, TYPE_MIPS_CPC);
  103. object_property_set_uint(OBJECT(&s->cpc), "num-vp", s->num_vp,
  104. &error_abort);
  105. object_property_set_int(OBJECT(&s->cpc), "vp-start-running", 1,
  106. &error_abort);
  107. if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpc), errp)) {
  108. return;
  109. }
  110. memory_region_add_subregion(&s->container, 0,
  111. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpc), 0));
  112. /* Global Interrupt Controller */
  113. object_initialize_child(OBJECT(dev), "gic", &s->gic, TYPE_MIPS_GIC);
  114. object_property_set_uint(OBJECT(&s->gic), "num-vp", s->num_vp,
  115. &error_abort);
  116. object_property_set_uint(OBJECT(&s->gic), "num-irq", 128,
  117. &error_abort);
  118. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) {
  119. return;
  120. }
  121. memory_region_add_subregion(&s->container, 0,
  122. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gic), 0));
  123. /* Global Configuration Registers */
  124. gcr_base = MIPS_CPU(first_cpu)->env.CP0_CMGCRBase << 4;
  125. object_initialize_child(OBJECT(dev), "gcr", &s->gcr, TYPE_MIPS_GCR);
  126. object_property_set_uint(OBJECT(&s->gcr), "num-vp", s->num_vp,
  127. &error_abort);
  128. object_property_set_int(OBJECT(&s->gcr), "gcr-rev", 0x800,
  129. &error_abort);
  130. object_property_set_int(OBJECT(&s->gcr), "gcr-base", gcr_base,
  131. &error_abort);
  132. object_property_set_link(OBJECT(&s->gcr), "gic", OBJECT(&s->gic.mr),
  133. &error_abort);
  134. object_property_set_link(OBJECT(&s->gcr), "cpc", OBJECT(&s->cpc.mr),
  135. &error_abort);
  136. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gcr), errp)) {
  137. return;
  138. }
  139. memory_region_add_subregion(&s->container, gcr_base,
  140. sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gcr), 0));
  141. }
  142. static const Property mips_cps_properties[] = {
  143. DEFINE_PROP_UINT32("num-vp", MIPSCPSState, num_vp, 1),
  144. DEFINE_PROP_UINT32("num-irq", MIPSCPSState, num_irq, 256),
  145. DEFINE_PROP_STRING("cpu-type", MIPSCPSState, cpu_type),
  146. DEFINE_PROP_BOOL("cpu-big-endian", MIPSCPSState, cpu_is_bigendian, false),
  147. };
  148. static void mips_cps_class_init(ObjectClass *klass, void *data)
  149. {
  150. DeviceClass *dc = DEVICE_CLASS(klass);
  151. dc->realize = mips_cps_realize;
  152. device_class_set_props(dc, mips_cps_properties);
  153. }
  154. static const TypeInfo mips_cps_info = {
  155. .name = TYPE_MIPS_CPS,
  156. .parent = TYPE_SYS_BUS_DEVICE,
  157. .instance_size = sizeof(MIPSCPSState),
  158. .instance_init = mips_cps_init,
  159. .class_init = mips_cps_class_init,
  160. };
  161. static void mips_cps_register_types(void)
  162. {
  163. type_register_static(&mips_cps_info);
  164. }
  165. type_init(mips_cps_register_types)