mips_gic.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
  7. * Authors: Sanjay Lal <sanjayl@kymasys.com>
  8. *
  9. * Copyright (C) 2016 Imagination Technologies
  10. */
  11. #include "qemu/osdep.h"
  12. #include "qemu/log.h"
  13. #include "qemu/module.h"
  14. #include "qapi/error.h"
  15. #include "hw/sysbus.h"
  16. #include "exec/memory.h"
  17. #include "system/kvm.h"
  18. #include "system/reset.h"
  19. #include "kvm_mips.h"
  20. #include "hw/intc/mips_gic.h"
  21. #include "hw/irq.h"
  22. #include "hw/qdev-properties.h"
  23. static void mips_gic_set_vp_irq(MIPSGICState *gic, int vp, int pin)
  24. {
  25. int ored_level = 0;
  26. int i;
  27. /* ORing pending registers sharing same pin */
  28. for (i = 0; i < gic->num_irq; i++) {
  29. if ((gic->irq_state[i].map_pin & GIC_MAP_MSK) == pin &&
  30. gic->irq_state[i].map_vp == vp &&
  31. gic->irq_state[i].enabled) {
  32. ored_level |= gic->irq_state[i].pending;
  33. }
  34. if (ored_level) {
  35. /* no need to iterate all interrupts */
  36. break;
  37. }
  38. }
  39. if (((gic->vps[vp].compare_map & GIC_MAP_MSK) == pin) &&
  40. (gic->vps[vp].mask & GIC_VP_MASK_CMP_MSK)) {
  41. /* ORing with local pending register (count/compare) */
  42. ored_level |= (gic->vps[vp].pend & GIC_VP_MASK_CMP_MSK) >>
  43. GIC_VP_MASK_CMP_SHF;
  44. }
  45. if (kvm_enabled()) {
  46. kvm_mips_set_ipi_interrupt(env_archcpu(gic->vps[vp].env),
  47. pin + GIC_CPU_PIN_OFFSET,
  48. ored_level);
  49. } else {
  50. qemu_set_irq(gic->vps[vp].env->irq[pin + GIC_CPU_PIN_OFFSET],
  51. ored_level);
  52. }
  53. }
  54. static void gic_update_pin_for_irq(MIPSGICState *gic, int n_IRQ)
  55. {
  56. int vp = gic->irq_state[n_IRQ].map_vp;
  57. int pin = gic->irq_state[n_IRQ].map_pin & GIC_MAP_MSK;
  58. if (vp < 0 || vp >= gic->num_vps) {
  59. return;
  60. }
  61. mips_gic_set_vp_irq(gic, vp, pin);
  62. }
  63. static void gic_set_irq(void *opaque, int n_IRQ, int level)
  64. {
  65. MIPSGICState *gic = (MIPSGICState *) opaque;
  66. gic->irq_state[n_IRQ].pending = (uint8_t) level;
  67. if (!gic->irq_state[n_IRQ].enabled) {
  68. /* GIC interrupt source disabled */
  69. return;
  70. }
  71. gic_update_pin_for_irq(gic, n_IRQ);
  72. }
  73. #define OFFSET_CHECK(c) \
  74. do { \
  75. if (!(c)) { \
  76. goto bad_offset; \
  77. } \
  78. } while (0)
  79. /* GIC Read VP Local/Other Registers */
  80. static uint64_t gic_read_vp(MIPSGICState *gic, uint32_t vp_index, hwaddr addr,
  81. unsigned size)
  82. {
  83. switch (addr) {
  84. case GIC_VP_CTL_OFS:
  85. return gic->vps[vp_index].ctl;
  86. case GIC_VP_PEND_OFS:
  87. mips_gictimer_get_sh_count(gic->gic_timer);
  88. return gic->vps[vp_index].pend;
  89. case GIC_VP_MASK_OFS:
  90. return gic->vps[vp_index].mask;
  91. case GIC_VP_COMPARE_MAP_OFS:
  92. return gic->vps[vp_index].compare_map;
  93. case GIC_VP_OTHER_ADDR_OFS:
  94. return gic->vps[vp_index].other_addr;
  95. case GIC_VP_IDENT_OFS:
  96. return vp_index;
  97. case GIC_VP_COMPARE_LO_OFS:
  98. return mips_gictimer_get_vp_compare(gic->gic_timer, vp_index);
  99. case GIC_VP_COMPARE_HI_OFS:
  100. return 0;
  101. default:
  102. qemu_log_mask(LOG_UNIMP, "Read %d bytes at GIC offset LOCAL/OTHER 0x%"
  103. PRIx64 "\n", size, addr);
  104. break;
  105. }
  106. return 0;
  107. }
  108. static uint64_t gic_read(void *opaque, hwaddr addr, unsigned size)
  109. {
  110. MIPSGICState *gic = (MIPSGICState *) opaque;
  111. uint32_t vp_index = current_cpu->cpu_index;
  112. uint64_t ret = 0;
  113. int i, base, irq_src;
  114. uint32_t other_index;
  115. switch (addr) {
  116. case GIC_SH_CONFIG_OFS:
  117. ret = gic->sh_config | (mips_gictimer_get_countstop(gic->gic_timer) <<
  118. GIC_SH_CONFIG_COUNTSTOP_SHF);
  119. break;
  120. case GIC_SH_COUNTERLO_OFS:
  121. ret = mips_gictimer_get_sh_count(gic->gic_timer);
  122. break;
  123. case GIC_SH_COUNTERHI_OFS:
  124. ret = 0;
  125. break;
  126. case GIC_SH_PEND_OFS ... GIC_SH_PEND_LAST_OFS:
  127. /* each bit represents pending status for an interrupt pin */
  128. base = (addr - GIC_SH_PEND_OFS) * 8;
  129. OFFSET_CHECK((base + size * 8) <= gic->num_irq);
  130. for (i = 0; i < size * 8; i++) {
  131. ret |= (uint64_t) (gic->irq_state[base + i].pending) << i;
  132. }
  133. break;
  134. case GIC_SH_MASK_OFS ... GIC_SH_MASK_LAST_OFS:
  135. /* each bit represents status for an interrupt pin */
  136. base = (addr - GIC_SH_MASK_OFS) * 8;
  137. OFFSET_CHECK((base + size * 8) <= gic->num_irq);
  138. for (i = 0; i < size * 8; i++) {
  139. ret |= (uint64_t) (gic->irq_state[base + i].enabled) << i;
  140. }
  141. break;
  142. case GIC_SH_MAP0_PIN_OFS ... GIC_SH_MAP255_PIN_OFS:
  143. /* 32 bits per a pin */
  144. irq_src = (addr - GIC_SH_MAP0_PIN_OFS) / 4;
  145. OFFSET_CHECK(irq_src < gic->num_irq);
  146. ret = gic->irq_state[irq_src].map_pin;
  147. break;
  148. case GIC_SH_MAP0_VP_OFS ... GIC_SH_MAP255_VP_LAST_OFS:
  149. /* up to 32 bytes per a pin */
  150. irq_src = (addr - GIC_SH_MAP0_VP_OFS) / 32;
  151. OFFSET_CHECK(irq_src < gic->num_irq);
  152. if ((gic->irq_state[irq_src].map_vp) >= 0) {
  153. ret = (uint64_t) 1 << (gic->irq_state[irq_src].map_vp);
  154. } else {
  155. ret = 0;
  156. }
  157. break;
  158. /* VP-Local Register */
  159. case VP_LOCAL_SECTION_OFS ... (VP_LOCAL_SECTION_OFS + GIC_VL_BRK_GROUP):
  160. ret = gic_read_vp(gic, vp_index, addr - VP_LOCAL_SECTION_OFS, size);
  161. break;
  162. /* VP-Other Register */
  163. case VP_OTHER_SECTION_OFS ... (VP_OTHER_SECTION_OFS + GIC_VL_BRK_GROUP):
  164. other_index = gic->vps[vp_index].other_addr;
  165. ret = gic_read_vp(gic, other_index, addr - VP_OTHER_SECTION_OFS, size);
  166. break;
  167. /* User-Mode Visible section */
  168. case USM_VISIBLE_SECTION_OFS + GIC_USER_MODE_COUNTERLO:
  169. ret = mips_gictimer_get_sh_count(gic->gic_timer);
  170. break;
  171. case USM_VISIBLE_SECTION_OFS + GIC_USER_MODE_COUNTERHI:
  172. ret = 0;
  173. break;
  174. default:
  175. qemu_log_mask(LOG_UNIMP, "Read %d bytes at GIC offset 0x%" PRIx64 "\n",
  176. size, addr);
  177. break;
  178. }
  179. return ret;
  180. bad_offset:
  181. qemu_log_mask(LOG_GUEST_ERROR, "Wrong GIC offset at 0x%" PRIx64 "\n", addr);
  182. return 0;
  183. }
  184. static void gic_timer_expire_cb(void *opaque, uint32_t vp_index)
  185. {
  186. MIPSGICState *gic = opaque;
  187. gic->vps[vp_index].pend |= (1 << GIC_LOCAL_INT_COMPARE);
  188. if (gic->vps[vp_index].pend &
  189. (gic->vps[vp_index].mask & GIC_VP_MASK_CMP_MSK)) {
  190. if (gic->vps[vp_index].compare_map & GIC_MAP_TO_PIN_MSK) {
  191. /* it is safe to set the irq high regardless of other GIC IRQs */
  192. uint32_t pin = (gic->vps[vp_index].compare_map & GIC_MAP_MSK);
  193. qemu_irq_raise(gic->vps[vp_index].env->irq
  194. [pin + GIC_CPU_PIN_OFFSET]);
  195. }
  196. }
  197. }
  198. static void gic_timer_store_vp_compare(MIPSGICState *gic, uint32_t vp_index,
  199. uint64_t compare)
  200. {
  201. gic->vps[vp_index].pend &= ~(1 << GIC_LOCAL_INT_COMPARE);
  202. if (gic->vps[vp_index].compare_map & GIC_MAP_TO_PIN_MSK) {
  203. uint32_t pin = (gic->vps[vp_index].compare_map & GIC_MAP_MSK);
  204. mips_gic_set_vp_irq(gic, vp_index, pin);
  205. }
  206. mips_gictimer_store_vp_compare(gic->gic_timer, vp_index, compare);
  207. }
  208. /* GIC Write VP Local/Other Registers */
  209. static void gic_write_vp(MIPSGICState *gic, uint32_t vp_index, hwaddr addr,
  210. uint64_t data, unsigned size)
  211. {
  212. switch (addr) {
  213. case GIC_VP_CTL_OFS:
  214. /* EIC isn't supported */
  215. break;
  216. case GIC_VP_RMASK_OFS:
  217. gic->vps[vp_index].mask &= ~(data & GIC_VP_SET_RESET_MSK) &
  218. GIC_VP_SET_RESET_MSK;
  219. break;
  220. case GIC_VP_SMASK_OFS:
  221. gic->vps[vp_index].mask |= data & GIC_VP_SET_RESET_MSK;
  222. break;
  223. case GIC_VP_COMPARE_MAP_OFS:
  224. /* EIC isn't supported */
  225. OFFSET_CHECK((data & GIC_MAP_MSK) <= GIC_CPU_INT_MAX);
  226. gic->vps[vp_index].compare_map = data & GIC_MAP_TO_PIN_REG_MSK;
  227. break;
  228. case GIC_VP_OTHER_ADDR_OFS:
  229. OFFSET_CHECK(data < gic->num_vps);
  230. gic->vps[vp_index].other_addr = data;
  231. break;
  232. case GIC_VP_COMPARE_LO_OFS:
  233. gic_timer_store_vp_compare(gic, vp_index, data);
  234. break;
  235. default:
  236. qemu_log_mask(LOG_UNIMP, "Write %d bytes at GIC offset LOCAL/OTHER "
  237. "0x%" PRIx64" 0x%08" PRIx64 "\n", size, addr, data);
  238. break;
  239. }
  240. return;
  241. bad_offset:
  242. qemu_log_mask(LOG_GUEST_ERROR, "Wrong GIC offset at 0x%" PRIx64 "\n", addr);
  243. return;
  244. }
  245. static void gic_write(void *opaque, hwaddr addr, uint64_t data, unsigned size)
  246. {
  247. int intr;
  248. MIPSGICState *gic = (MIPSGICState *) opaque;
  249. uint32_t vp_index = current_cpu->cpu_index;
  250. int i, base, irq_src;
  251. uint32_t other_index;
  252. switch (addr) {
  253. case GIC_SH_CONFIG_OFS:
  254. {
  255. uint32_t pre_cntstop = mips_gictimer_get_countstop(gic->gic_timer);
  256. uint32_t new_cntstop = (data & GIC_SH_CONFIG_COUNTSTOP_MSK) >>
  257. GIC_SH_CONFIG_COUNTSTOP_SHF;
  258. if (pre_cntstop != new_cntstop) {
  259. if (new_cntstop == 1) {
  260. mips_gictimer_stop_count(gic->gic_timer);
  261. } else {
  262. mips_gictimer_start_count(gic->gic_timer);
  263. }
  264. }
  265. }
  266. break;
  267. case GIC_SH_COUNTERLO_OFS:
  268. if (mips_gictimer_get_countstop(gic->gic_timer)) {
  269. mips_gictimer_store_sh_count(gic->gic_timer, data);
  270. }
  271. break;
  272. case GIC_SH_RMASK_OFS ... GIC_SH_RMASK_LAST_OFS:
  273. /* up to 64 bits per a pin */
  274. base = (addr - GIC_SH_RMASK_OFS) * 8;
  275. OFFSET_CHECK((base + size * 8) <= gic->num_irq);
  276. for (i = 0; i < size * 8; i++) {
  277. gic->irq_state[base + i].enabled &= !((data >> i) & 1);
  278. gic_update_pin_for_irq(gic, base + i);
  279. }
  280. break;
  281. case GIC_SH_WEDGE_OFS:
  282. /* Figure out which VP/HW Interrupt this maps to */
  283. intr = data & ~GIC_SH_WEDGE_RW_MSK;
  284. /* Mask/Enabled Checks */
  285. OFFSET_CHECK(intr < gic->num_irq);
  286. if (data & GIC_SH_WEDGE_RW_MSK) {
  287. gic_set_irq(gic, intr, 1);
  288. } else {
  289. gic_set_irq(gic, intr, 0);
  290. }
  291. break;
  292. case GIC_SH_SMASK_OFS ... GIC_SH_SMASK_LAST_OFS:
  293. /* up to 64 bits per a pin */
  294. base = (addr - GIC_SH_SMASK_OFS) * 8;
  295. OFFSET_CHECK((base + size * 8) <= gic->num_irq);
  296. for (i = 0; i < size * 8; i++) {
  297. gic->irq_state[base + i].enabled |= (data >> i) & 1;
  298. gic_update_pin_for_irq(gic, base + i);
  299. }
  300. break;
  301. case GIC_SH_MAP0_PIN_OFS ... GIC_SH_MAP255_PIN_OFS:
  302. /* 32 bits per a pin */
  303. irq_src = (addr - GIC_SH_MAP0_PIN_OFS) / 4;
  304. OFFSET_CHECK(irq_src < gic->num_irq);
  305. /* EIC isn't supported */
  306. OFFSET_CHECK((data & GIC_MAP_MSK) <= GIC_CPU_INT_MAX);
  307. gic->irq_state[irq_src].map_pin = data & GIC_MAP_TO_PIN_REG_MSK;
  308. break;
  309. case GIC_SH_MAP0_VP_OFS ... GIC_SH_MAP255_VP_LAST_OFS:
  310. /* up to 32 bytes per a pin */
  311. irq_src = (addr - GIC_SH_MAP0_VP_OFS) / 32;
  312. OFFSET_CHECK(irq_src < gic->num_irq);
  313. data = data ? ctz64(data) : -1;
  314. OFFSET_CHECK(data < gic->num_vps);
  315. gic->irq_state[irq_src].map_vp = data;
  316. break;
  317. case VP_LOCAL_SECTION_OFS ... (VP_LOCAL_SECTION_OFS + GIC_VL_BRK_GROUP):
  318. gic_write_vp(gic, vp_index, addr - VP_LOCAL_SECTION_OFS, data, size);
  319. break;
  320. case VP_OTHER_SECTION_OFS ... (VP_OTHER_SECTION_OFS + GIC_VL_BRK_GROUP):
  321. other_index = gic->vps[vp_index].other_addr;
  322. gic_write_vp(gic, other_index, addr - VP_OTHER_SECTION_OFS, data, size);
  323. break;
  324. case USM_VISIBLE_SECTION_OFS + GIC_USER_MODE_COUNTERLO:
  325. case USM_VISIBLE_SECTION_OFS + GIC_USER_MODE_COUNTERHI:
  326. /* do nothing. Read-only section */
  327. break;
  328. default:
  329. qemu_log_mask(LOG_UNIMP, "Write %d bytes at GIC offset 0x%" PRIx64
  330. " 0x%08" PRIx64 "\n", size, addr, data);
  331. break;
  332. }
  333. return;
  334. bad_offset:
  335. qemu_log_mask(LOG_GUEST_ERROR, "Wrong GIC offset at 0x%" PRIx64 "\n", addr);
  336. }
  337. static void gic_reset(void *opaque)
  338. {
  339. int i;
  340. MIPSGICState *gic = (MIPSGICState *) opaque;
  341. int numintrs = (gic->num_irq / 8) - 1;
  342. gic->sh_config = /* COUNTSTOP = 0 it is accessible via MIPSGICTimer*/
  343. /* CounterHi not implemented */
  344. (0 << GIC_SH_CONFIG_COUNTBITS_SHF) |
  345. (numintrs << GIC_SH_CONFIG_NUMINTRS_SHF) |
  346. (gic->num_vps << GIC_SH_CONFIG_PVPS_SHF);
  347. for (i = 0; i < gic->num_vps; i++) {
  348. gic->vps[i].ctl = 0x0;
  349. gic->vps[i].pend = 0x0;
  350. /* PERFCNT, TIMER and WD not implemented */
  351. gic->vps[i].mask = 0x32;
  352. gic->vps[i].compare_map = GIC_MAP_TO_PIN_MSK;
  353. mips_gictimer_store_vp_compare(gic->gic_timer, i, 0xffffffff);
  354. gic->vps[i].other_addr = 0x0;
  355. }
  356. for (i = 0; i < gic->num_irq; i++) {
  357. gic->irq_state[i].enabled = 0;
  358. gic->irq_state[i].pending = 0;
  359. gic->irq_state[i].map_pin = GIC_MAP_TO_PIN_MSK;
  360. gic->irq_state[i].map_vp = -1;
  361. }
  362. mips_gictimer_store_sh_count(gic->gic_timer, 0);
  363. /* COUNTSTOP = 0 */
  364. mips_gictimer_start_count(gic->gic_timer);
  365. }
  366. static const MemoryRegionOps gic_ops = {
  367. .read = gic_read,
  368. .write = gic_write,
  369. .endianness = DEVICE_NATIVE_ENDIAN,
  370. .impl = {
  371. .max_access_size = 8,
  372. },
  373. };
  374. static void mips_gic_init(Object *obj)
  375. {
  376. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  377. MIPSGICState *s = MIPS_GIC(obj);
  378. memory_region_init_io(&s->mr, OBJECT(s), &gic_ops, s,
  379. "mips-gic", GIC_ADDRSPACE_SZ);
  380. sysbus_init_mmio(sbd, &s->mr);
  381. qemu_register_reset(gic_reset, s);
  382. }
  383. static void mips_gic_realize(DeviceState *dev, Error **errp)
  384. {
  385. MIPSGICState *s = MIPS_GIC(dev);
  386. CPUState *cs = first_cpu;
  387. int i;
  388. if (s->num_vps > GIC_MAX_VPS) {
  389. error_setg(errp, "Exceeded maximum CPUs %d", s->num_vps);
  390. return;
  391. }
  392. if ((s->num_irq > GIC_MAX_INTRS) || (s->num_irq % 8) || (s->num_irq <= 0)) {
  393. error_setg(errp, "GIC supports up to %d external interrupts in "
  394. "multiples of 8 : %d", GIC_MAX_INTRS, s->num_irq);
  395. return;
  396. }
  397. s->vps = g_new(MIPSGICVPState, s->num_vps);
  398. s->irq_state = g_new(MIPSGICIRQState, s->num_irq);
  399. /* Register the env for all VPs with the GIC */
  400. for (i = 0; i < s->num_vps; i++) {
  401. if (cs != NULL) {
  402. s->vps[i].env = cpu_env(cs);
  403. cs = CPU_NEXT(cs);
  404. } else {
  405. error_setg(errp,
  406. "Unable to initialize GIC, CPUState for CPU#%d not valid.", i);
  407. return;
  408. }
  409. }
  410. s->gic_timer = mips_gictimer_init(s, s->num_vps, gic_timer_expire_cb);
  411. qdev_init_gpio_in(dev, gic_set_irq, s->num_irq);
  412. for (i = 0; i < s->num_irq; i++) {
  413. s->irq_state[i].irq = qdev_get_gpio_in(dev, i);
  414. }
  415. }
  416. static const Property mips_gic_properties[] = {
  417. DEFINE_PROP_UINT32("num-vp", MIPSGICState, num_vps, 1),
  418. DEFINE_PROP_UINT32("num-irq", MIPSGICState, num_irq, 256),
  419. };
  420. static void mips_gic_class_init(ObjectClass *klass, void *data)
  421. {
  422. DeviceClass *dc = DEVICE_CLASS(klass);
  423. device_class_set_props(dc, mips_gic_properties);
  424. dc->realize = mips_gic_realize;
  425. }
  426. static const TypeInfo mips_gic_info = {
  427. .name = TYPE_MIPS_GIC,
  428. .parent = TYPE_SYS_BUS_DEVICE,
  429. .instance_size = sizeof(MIPSGICState),
  430. .instance_init = mips_gic_init,
  431. .class_init = mips_gic_class_init,
  432. };
  433. static void mips_gic_register_types(void)
  434. {
  435. type_register_static(&mips_gic_info);
  436. }
  437. type_init(mips_gic_register_types)