2
0

vga-pci.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * QEMU PCI VGA Emulator.
  3. *
  4. * see docs/specs/standard-vga.rst for virtual hardware specs.
  5. *
  6. * Copyright (c) 2003 Fabrice Bellard
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. */
  26. #include "qemu/osdep.h"
  27. #include "hw/pci/pci_device.h"
  28. #include "hw/qdev-properties.h"
  29. #include "migration/vmstate.h"
  30. #include "vga_int.h"
  31. #include "ui/pixel_ops.h"
  32. #include "ui/console.h"
  33. #include "qemu/module.h"
  34. #include "qemu/timer.h"
  35. #include "hw/loader.h"
  36. #include "hw/display/edid.h"
  37. #include "qom/object.h"
  38. #include "hw/acpi/acpi_aml_interface.h"
  39. enum vga_pci_flags {
  40. PCI_VGA_FLAG_ENABLE_MMIO = 1,
  41. PCI_VGA_FLAG_ENABLE_QEXT = 2,
  42. PCI_VGA_FLAG_ENABLE_EDID = 3,
  43. };
  44. struct PCIVGAState {
  45. PCIDevice dev;
  46. VGACommonState vga;
  47. uint32_t flags;
  48. qemu_edid_info edid_info;
  49. MemoryRegion mmio;
  50. MemoryRegion mrs[4];
  51. uint8_t edid[384];
  52. };
  53. #define TYPE_PCI_VGA "pci-vga"
  54. OBJECT_DECLARE_SIMPLE_TYPE(PCIVGAState, PCI_VGA)
  55. static const VMStateDescription vmstate_vga_pci = {
  56. .name = "vga",
  57. .version_id = 2,
  58. .minimum_version_id = 2,
  59. .fields = (const VMStateField[]) {
  60. VMSTATE_PCI_DEVICE(dev, PCIVGAState),
  61. VMSTATE_STRUCT(vga, PCIVGAState, 0, vmstate_vga_common, VGACommonState),
  62. VMSTATE_END_OF_LIST()
  63. }
  64. };
  65. static uint64_t pci_vga_ioport_read(void *ptr, hwaddr addr,
  66. unsigned size)
  67. {
  68. VGACommonState *s = ptr;
  69. uint64_t ret = 0;
  70. switch (size) {
  71. case 1:
  72. ret = vga_ioport_read(s, addr + 0x3c0);
  73. break;
  74. case 2:
  75. ret = vga_ioport_read(s, addr + 0x3c0);
  76. ret |= vga_ioport_read(s, addr + 0x3c1) << 8;
  77. break;
  78. }
  79. return ret;
  80. }
  81. static void pci_vga_ioport_write(void *ptr, hwaddr addr,
  82. uint64_t val, unsigned size)
  83. {
  84. VGACommonState *s = ptr;
  85. switch (size) {
  86. case 1:
  87. vga_ioport_write(s, addr + 0x3c0, val);
  88. break;
  89. case 2:
  90. /*
  91. * Update bytes in little endian order. Allows to update
  92. * indexed registers with a single word write because the
  93. * index byte is updated first.
  94. */
  95. vga_ioport_write(s, addr + 0x3c0, val & 0xff);
  96. vga_ioport_write(s, addr + 0x3c1, (val >> 8) & 0xff);
  97. break;
  98. }
  99. }
  100. static const MemoryRegionOps pci_vga_ioport_ops = {
  101. .read = pci_vga_ioport_read,
  102. .write = pci_vga_ioport_write,
  103. .valid.min_access_size = 1,
  104. .valid.max_access_size = 4,
  105. .impl.min_access_size = 1,
  106. .impl.max_access_size = 2,
  107. .endianness = DEVICE_LITTLE_ENDIAN,
  108. };
  109. static uint64_t pci_vga_bochs_read(void *ptr, hwaddr addr,
  110. unsigned size)
  111. {
  112. VGACommonState *s = ptr;
  113. int index = addr >> 1;
  114. vbe_ioport_write_index(s, 0, index);
  115. return vbe_ioport_read_data(s, 0);
  116. }
  117. static void pci_vga_bochs_write(void *ptr, hwaddr addr,
  118. uint64_t val, unsigned size)
  119. {
  120. VGACommonState *s = ptr;
  121. int index = addr >> 1;
  122. vbe_ioport_write_index(s, 0, index);
  123. vbe_ioport_write_data(s, 0, val);
  124. }
  125. static const MemoryRegionOps pci_vga_bochs_ops = {
  126. .read = pci_vga_bochs_read,
  127. .write = pci_vga_bochs_write,
  128. .valid.min_access_size = 1,
  129. .valid.max_access_size = 4,
  130. .impl.min_access_size = 2,
  131. .impl.max_access_size = 2,
  132. .endianness = DEVICE_LITTLE_ENDIAN,
  133. };
  134. static uint64_t pci_vga_qext_read(void *ptr, hwaddr addr, unsigned size)
  135. {
  136. VGACommonState *s = ptr;
  137. switch (addr) {
  138. case PCI_VGA_QEXT_REG_SIZE:
  139. return PCI_VGA_QEXT_SIZE;
  140. case PCI_VGA_QEXT_REG_BYTEORDER:
  141. return s->big_endian_fb ?
  142. PCI_VGA_QEXT_BIG_ENDIAN : PCI_VGA_QEXT_LITTLE_ENDIAN;
  143. default:
  144. return 0;
  145. }
  146. }
  147. static void pci_vga_qext_write(void *ptr, hwaddr addr,
  148. uint64_t val, unsigned size)
  149. {
  150. VGACommonState *s = ptr;
  151. switch (addr) {
  152. case PCI_VGA_QEXT_REG_BYTEORDER:
  153. if (val == PCI_VGA_QEXT_BIG_ENDIAN) {
  154. s->big_endian_fb = true;
  155. }
  156. if (val == PCI_VGA_QEXT_LITTLE_ENDIAN) {
  157. s->big_endian_fb = false;
  158. }
  159. break;
  160. }
  161. }
  162. static bool vga_get_big_endian_fb(Object *obj, Error **errp)
  163. {
  164. PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj));
  165. return d->vga.big_endian_fb;
  166. }
  167. static void vga_set_big_endian_fb(Object *obj, bool value, Error **errp)
  168. {
  169. PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj));
  170. d->vga.big_endian_fb = value;
  171. }
  172. static const MemoryRegionOps pci_vga_qext_ops = {
  173. .read = pci_vga_qext_read,
  174. .write = pci_vga_qext_write,
  175. .valid.min_access_size = 4,
  176. .valid.max_access_size = 4,
  177. .endianness = DEVICE_LITTLE_ENDIAN,
  178. };
  179. void pci_std_vga_mmio_region_init(VGACommonState *s,
  180. Object *owner,
  181. MemoryRegion *parent,
  182. MemoryRegion *subs,
  183. bool qext, bool edid)
  184. {
  185. PCIVGAState *d = container_of(s, PCIVGAState, vga);
  186. memory_region_init_io(&subs[0], owner, &pci_vga_ioport_ops, s,
  187. "vga ioports remapped", PCI_VGA_IOPORT_SIZE);
  188. memory_region_add_subregion(parent, PCI_VGA_IOPORT_OFFSET,
  189. &subs[0]);
  190. memory_region_init_io(&subs[1], owner, &pci_vga_bochs_ops, s,
  191. "bochs dispi interface", PCI_VGA_BOCHS_SIZE);
  192. memory_region_add_subregion(parent, PCI_VGA_BOCHS_OFFSET,
  193. &subs[1]);
  194. if (qext) {
  195. memory_region_init_io(&subs[2], owner, &pci_vga_qext_ops, s,
  196. "qemu extended regs", PCI_VGA_QEXT_SIZE);
  197. memory_region_add_subregion(parent, PCI_VGA_QEXT_OFFSET,
  198. &subs[2]);
  199. }
  200. if (edid) {
  201. qemu_edid_generate(d->edid, sizeof(d->edid), &d->edid_info);
  202. qemu_edid_region_io(&subs[3], owner, d->edid, sizeof(d->edid));
  203. memory_region_add_subregion(parent, 0, &subs[3]);
  204. }
  205. }
  206. static void pci_std_vga_realize(PCIDevice *dev, Error **errp)
  207. {
  208. PCIVGAState *d = PCI_VGA(dev);
  209. VGACommonState *s = &d->vga;
  210. bool qext = false;
  211. bool edid = false;
  212. /* vga + console init */
  213. if (!vga_common_init(s, OBJECT(dev), errp)) {
  214. return;
  215. }
  216. vga_init(s, OBJECT(dev), pci_address_space(dev), pci_address_space_io(dev),
  217. true);
  218. s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s);
  219. /* XXX: VGA_RAM_SIZE must be a power of two */
  220. pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram);
  221. /* mmio bar for vga register access */
  222. if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_MMIO)) {
  223. memory_region_init_io(&d->mmio, OBJECT(dev), &unassigned_io_ops, NULL,
  224. "vga.mmio", PCI_VGA_MMIO_SIZE);
  225. if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) {
  226. qext = true;
  227. pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2);
  228. }
  229. if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_EDID)) {
  230. edid = true;
  231. }
  232. pci_std_vga_mmio_region_init(s, OBJECT(dev), &d->mmio, d->mrs,
  233. qext, edid);
  234. pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
  235. }
  236. }
  237. static void pci_secondary_vga_realize(PCIDevice *dev, Error **errp)
  238. {
  239. PCIVGAState *d = PCI_VGA(dev);
  240. VGACommonState *s = &d->vga;
  241. bool qext = false;
  242. bool edid = false;
  243. /* vga + console init */
  244. if (!vga_common_init(s, OBJECT(dev), errp)) {
  245. return;
  246. }
  247. s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s);
  248. /* mmio bar */
  249. memory_region_init_io(&d->mmio, OBJECT(dev), &unassigned_io_ops, NULL,
  250. "vga.mmio", PCI_VGA_MMIO_SIZE);
  251. if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) {
  252. qext = true;
  253. pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2);
  254. }
  255. if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_EDID)) {
  256. edid = true;
  257. }
  258. pci_std_vga_mmio_region_init(s, OBJECT(dev), &d->mmio, d->mrs, qext, edid);
  259. pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram);
  260. pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
  261. }
  262. static void pci_secondary_vga_exit(PCIDevice *dev)
  263. {
  264. PCIVGAState *d = PCI_VGA(dev);
  265. VGACommonState *s = &d->vga;
  266. graphic_console_close(s->con);
  267. memory_region_del_subregion(&d->mmio, &d->mrs[0]);
  268. memory_region_del_subregion(&d->mmio, &d->mrs[1]);
  269. if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) {
  270. memory_region_del_subregion(&d->mmio, &d->mrs[2]);
  271. }
  272. if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_EDID)) {
  273. memory_region_del_subregion(&d->mmio, &d->mrs[3]);
  274. }
  275. }
  276. static void pci_secondary_vga_init(Object *obj)
  277. {
  278. /* Expose framebuffer byteorder via QOM */
  279. object_property_add_bool(obj, "big-endian-framebuffer",
  280. vga_get_big_endian_fb, vga_set_big_endian_fb);
  281. }
  282. static void pci_secondary_vga_reset(DeviceState *dev)
  283. {
  284. PCIVGAState *d = PCI_VGA(PCI_DEVICE(dev));
  285. vga_common_reset(&d->vga);
  286. }
  287. static const Property vga_pci_properties[] = {
  288. DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16),
  289. DEFINE_PROP_BIT("mmio", PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_MMIO, true),
  290. DEFINE_PROP_BIT("qemu-extended-regs",
  291. PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true),
  292. DEFINE_PROP_BIT("edid",
  293. PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_EDID, true),
  294. DEFINE_EDID_PROPERTIES(PCIVGAState, edid_info),
  295. DEFINE_PROP_BOOL("global-vmstate", PCIVGAState, vga.global_vmstate, false),
  296. };
  297. static const Property secondary_pci_properties[] = {
  298. DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16),
  299. DEFINE_PROP_BIT("qemu-extended-regs",
  300. PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true),
  301. DEFINE_PROP_BIT("edid",
  302. PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_EDID, true),
  303. DEFINE_EDID_PROPERTIES(PCIVGAState, edid_info),
  304. };
  305. static void vga_pci_class_init(ObjectClass *klass, void *data)
  306. {
  307. DeviceClass *dc = DEVICE_CLASS(klass);
  308. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  309. AcpiDevAmlIfClass *adevc = ACPI_DEV_AML_IF_CLASS(klass);
  310. k->vendor_id = PCI_VENDOR_ID_QEMU;
  311. k->device_id = PCI_DEVICE_ID_QEMU_VGA;
  312. dc->vmsd = &vmstate_vga_pci;
  313. set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
  314. adevc->build_dev_aml = build_vga_aml;
  315. }
  316. static const TypeInfo vga_pci_type_info = {
  317. .name = TYPE_PCI_VGA,
  318. .parent = TYPE_PCI_DEVICE,
  319. .instance_size = sizeof(PCIVGAState),
  320. .abstract = true,
  321. .class_init = vga_pci_class_init,
  322. .interfaces = (InterfaceInfo[]) {
  323. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  324. { TYPE_ACPI_DEV_AML_IF },
  325. { },
  326. },
  327. };
  328. static void vga_class_init(ObjectClass *klass, void *data)
  329. {
  330. DeviceClass *dc = DEVICE_CLASS(klass);
  331. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  332. k->realize = pci_std_vga_realize;
  333. k->romfile = "vgabios-stdvga.bin";
  334. k->class_id = PCI_CLASS_DISPLAY_VGA;
  335. device_class_set_props(dc, vga_pci_properties);
  336. dc->hotpluggable = false;
  337. /* Expose framebuffer byteorder via QOM */
  338. object_class_property_add_bool(klass, "big-endian-framebuffer",
  339. vga_get_big_endian_fb, vga_set_big_endian_fb);
  340. }
  341. static void secondary_class_init(ObjectClass *klass, void *data)
  342. {
  343. DeviceClass *dc = DEVICE_CLASS(klass);
  344. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  345. k->realize = pci_secondary_vga_realize;
  346. k->exit = pci_secondary_vga_exit;
  347. k->class_id = PCI_CLASS_DISPLAY_OTHER;
  348. device_class_set_props(dc, secondary_pci_properties);
  349. device_class_set_legacy_reset(dc, pci_secondary_vga_reset);
  350. }
  351. static const TypeInfo vga_info = {
  352. .name = "VGA",
  353. .parent = TYPE_PCI_VGA,
  354. .class_init = vga_class_init,
  355. };
  356. static const TypeInfo secondary_info = {
  357. .name = "secondary-vga",
  358. .parent = TYPE_PCI_VGA,
  359. .instance_init = pci_secondary_vga_init,
  360. .class_init = secondary_class_init,
  361. };
  362. static void vga_register_types(void)
  363. {
  364. type_register_static(&vga_pci_type_info);
  365. type_register_static(&vga_info);
  366. type_register_static(&secondary_info);
  367. }
  368. type_init(vga_register_types)